This application claims benefit of priority under 35 USC §119 to Japanese Patent Application No.2009-221281, filed on Sep. 25, 2009, the contents of which are incorporate by reference herein.
A non volatile semiconductor memory device includes a charge storage layer (floating gate) formed over a substrate via a first gate insulation film, and a control gate formed over the charge storage layer via a second gate insulation film. When writing data, electrons are injected into the charge storage layer by, for example, applying a positive voltage to the control gate and a drain region, and grounding the substrate and a source region. As a result, a threshold value of the control gate is changed to make a distinction between “0” and “1.” As a representative of large-capacity high-density non volatile semiconductor memories, there is a NAND EEPROM having a self-aligned Shallow Trench Isolation (STI) memory structure which can be integrated with the highest density.
If the element region width, element isolation width, gate width or the inter-gate space is reduced for attaining a higher density and a larger capacity in the conventional self-aligned STI cell structure, however, then the breakdown voltage between adjacent gates is deteriorated and the parasitic capacitance increases (see, for example, International Publication WO 2005/081318 A1). In addition, memory cell characteristics are deteriorated and threshold distribution is aggravated because cell channel current deterioration is caused by electron trapping on a surface of an n-type diffusion layer. The conventional self-aligned STI cell structure has such problems.
According to a first aspect of the present invention, there is provided a non volatile semiconductor memory device comprising:
a semiconductor substrate which comprises a plurality of element regions extending in a first direction;
a plurality of gate structures configured to extend in a second direction intersecting the first direction, each of the gate structures comprising a charge storage layer provided over the semiconductor substrate via a first gate insulation film, a second gate insulation film on the charge storage layer, and a control gate on the second gate insulation film;
a plurality of element isolation insulation films provided selectively on a surface of the semiconductor substrate to define the element regions and electrically isolate the element regions;
a plurality of impurity diffusion layers provided in the element regions so as to sandwich a surface layer of the semiconductor substrate located right under the gate structures therebetween;
a third gate insulation film of a first insulation material located between the gate structures; and
a fourth gate insulation film of a second insulation material which is different from the first insulation material configured to be in contact with side walls of the gate structures,
wherein a bottom face of the fourth gate insulation film is located so as to be remote from a surface of the semiconductor substrate by a distance equal to at least half of a height of the charge storage layer.
According to a second aspect of the present invention, there is provided a non volatile semiconductor memory device comprising:
a semiconductor substrate which comprises a plurality of element regions extending in a first direction;
a plurality of gate structures configured to extend in a second direction intersecting the first direction, each of the gate structures comprising a charge storage layer provided over the semiconductor substrate via a first gate insulation film, a second gate insulation film on the charge storage layer, and a control gate on the second gate insulation film;
a plurality of element isolation insulation films provided selectively on a surface of the semiconductor substrate to define the element regions and electrically isolate the element regions;
a plurality of impurity diffusion layers provided in the element regions so as to sandwich a surface layer of the semiconductor substrate located right under the gate structures therebetween;
a third gate insulation film of a first insulation material located between the gate structures; and
a fourth gate insulation film of a second insulation material having a permittivity which is lower than that of the first insulation material in contact with side walls of the gate structure and the semiconductor substrate between the gate structures.
According to a third aspect of the present invention, there is provided a non volatile semiconductor memory device comprising:
a semiconductor substrate which comprises a plurality of element regions extending in a first direction;
a plurality of gate structures configured to extend in a second direction intersecting the first direction, each of the gate structures comprising a charge storage layer provided over the semiconductor substrate via a first gate insulation film, a second gate insulation film on the charge storage layer, and a control gate on the second gate insulation film;
a plurality of element isolation insulation films provided selectively on a surface of the semiconductor substrate to define the element regions and electrically isolate the element regions;
a plurality of impurity diffusion layers provided in the element regions so as to sandwich a surface layer of the semiconductor substrate located right under the gate structures therebetween;
a third gate insulation film of a first insulation material located between the gate structures; and
a fourth gate insulation film of a second insulation material which is different from the first insulation material in contact with side walls of the gate structure; and
a fifth gate insulation film of a third insulation material which is different from the first insulation material, located in the third gate insulation film,
wherein the second and third insulation materials are higher in permittivity than the first insulation material.
In accompanying drawings,
Hereafter, some embodiments of the present invention will be described in detail with reference to the drawings. In the drawings, the same part is denoted by the same character, and duplicated description is made only in the case where it is needed.
The electric field strength E_i (i=1, 2) in each insulation film can be represented as
E
—
=K*V/eps—i [Expression] 1
K=1/(2*d—1/eps—1+d—2/eps—2) [Expression] 2
In general, a current flowing through a comparatively thick insulation film is expressed in the Fowler-Nordheim type or the Poole-Frankel type. Therefore, it is important to reduce the electric field applied to the insulation film. In other words, since it is considered that the leak current can be suppressed if the electric field in the electron emitting part is alleviated, it is necessary to satisfy the relation E—1<E—2 in the structure shown in
In the case where, for example, a silicon nitride film (eps—1 =7.5 and d—1=2 nm) is used as the insulation film IF1a of the first layer and, for example, a silicon oxide film (eps—2=3.9 and d—2=6 nm) is used as the insulation film IF2 of the second layer, the voltage which can be applied to the silicon nitride film of the first layer becomes 19.5 V at a maximum. It is understood that the voltage which can be applied becomes high due to the electric field alleviation effect if the film thickness of the silicon nitride film of the first layer is decreased under this setting. If the silicon nitride film of the first layer having a high permittivity is made thick, then an adverse effect is also brought about in that the spread of the threshold distribution caused by interference between adjacent cells is aggravated and precise threshold control becomes difficult, because parasitic capacitance between charge storage layers of adjacent cells becomes high. Therefore, it becomes necessary to contrive to decrease the film thickness of the silicon nitride film of the first layer. Specifically, it is desirable to set the film thickness of the silicon nitride film of the first layer equal to or less the film thickness of the inter-gate insulation film between the control gate and the charge storage layer in the memory cell.
A first embodiment of the present invention will be described with reference to
First, a memory structure of the non volatile semiconductor memory device according to the present embodiment will be described with reference to
An element isolation trench ST (Shallow Trench) is formed in an element isolation region on the surface of a silicon substrate S. An insulation material for element isolation, for example, a silicon dioxide material is buried within the trench ST to form the element isolation insulation film DI and define the element region AA. A thin tunnel insulation film 10 through which a tunnel current can flow is formed on the entire element region AA which is isolated from the other elements by the element isolation insulation film DI. A charge storage layer FG is formed in a region in the element region AA on the tunnel insulation film 10 which intersects a gate structure. The charge storage layer FG has side end parts aligned with boundaries of the element isolation region. Parts of the element isolation insulation films DI are in contact with the charge storage layers FG (see
As shown in
In the present embodiment, a Y direction shown in
One of characteristic features of the present embodiment is that the nitride silicon insulation film 40 is not in contact with the semiconductor substrate S, but is located in a region away from the semiconductor substrate S by at least a distance corresponding to half of the height of the charge storage layer FG, and the silicon oxide insulation film 60 is buried up to the height of the nitride silicon insulation film 40. The film thickness of the silicon nitride insulation film 40 is equal to or less than that of the inter-gate insulation film 20. In the present embodiment, the silicon nitride insulation film 40 is formed to cover a top face of the cap material 30.
Effects of the semiconductor memory device according to the present embodiment will now be described with reference to a comparative example. A semiconductor memory device shown in
In the semiconductor memory device shown in
In the cell structure shown in
If the size of the space between the control gates CG is reduced and a high voltage (for example, 20 V) is applied to a control gate CG when giving and receiving charges, then a high electric field is applied between the selected control gate CG and the charge storage layer FG adjacent to the selected control gate CG, because the potential on the adjacent charge storage layer FG is approximately 4 V. Since the distance between them becomes several tens nm, the electric field amounts to 8 MV/cm level. Since there is the inter-gate insulation film 20 between the control gate CG and the charge storage layer FG disposed right under the control gate CG, insulation deterioration caused by application of the high electric field is suppressed. However, there is only a silicon oxide insulation film which isolates gates from each other, between a control gate CG and a charge storage layer FG disposed right under an adjacent stacked gate, resulting in high vulnerability against insulation deterioration. There is a risk of occurrence of a problem that it might become impossible to apply a high voltage to the control gate.
For recent large-capacity non volatile memories, the ultra-multi-level technique which increases the effective data quantity of bit unit by providing one memory cell with eight-value information or sixteen-value information is also used. In this case, it is necessary to individually provide each memory cell with a threshold voltage according to respective information quantity of each data. As the ultra-multi-level technique advances, therefore, it is necessary to apply a further high voltage (for example, 24 V) to the control gate CG and to conduct cell writing under a higher threshold voltage. In cell structures shown in
On the other hand, in the cell structure according to the first embodiment described above, the silicon nitride insulation film 40 formed of silicon nitride having a permittivity which is higher than that of the silicon oxide insulation material exists in a part which is in contact with the stacked gate structure. When a high voltage (for example, 20 V) is applied to the control gate CG in this structure, therefore, dielectric breakdown is prevented from being caused between the control gate CG and the charge storage layer FG located right under the adjacent control gate CG by the electric field alleviation effect in the silicon nitride insulation film 40.
A feature of the cell in the present example will now be described. The silicon nitride insulation film 150 which is liable to capture electrons is inserted on the side walls of the stacked gate. Even if a high voltage is applied between the selected control gate CG and the charge storage layer FG located right under a control gate CG adjacent to the selected control gate CG and a leak current is generated because of insulation deterioration of the silicon oxide insulation film 60, therefore, the silicon nitride insulation film 150 suppresses it and consequently a high voltage can be applied.
In the cell structure of the present example, however, the silicon nitride insulation film 150 which is liable to capture electrons is in contact with the semiconductor substrate in a space part between the charge storage layers FG5. If charge giving and receiving are repeated between the charge storage layer FG and the semiconductor substrate S, therefore, partial charges are captured at an interface of the silicon nitride insulation film 150 or a trap level in the film on an n-type impurity diffusion layer IDL at an stacked gate end, and consequently the electron density at the surface of the n-type impurity diffusion layer IDL falls remarkably, resulting in a risk of occurrence of the problem that the cell channel current might be remarkably deteriorated. If the sizes of the gate width and the gate space are reduced in order to attain a higher density and a larger capacity of the memory, there is a possibility that the parasitic capacitance between adjacent charge storage layers FG might become unignorable and precise threshold control might become impossible due to interference between adjacent cells, because there is the silicon nitride insulation film 150 having a high relative permittivity between adjacent charge storage layers FG.
On the other hand, in the cell structure according to the first embodiment described above, although the silicon nitride insulation film 40 exists right above the semiconductor substrate in the space part between the charge storage layers FG, the silicon nitride insulation film 40 is remote from the semiconductor substrate S by a sufficiently large distance without being in contact with it. Even if the charge giving and receiving are repeated between the charge storage layer FG and the semiconductor substrate S, therefore, no charges are captured at the interface of the silicon nitride insulation film 40 or the capture level above the n-type impurity diffusion layer IDL at the stacked gate end does not occur. Therefore, there is raised no problem that the electron density at the surface of the n-type impurity diffusion layer IDL falls and the cell channel current is deteriorated. The silicon nitride insulation film 40 is buried up to only half of the height of the charge storage layer FG and its thickness is very thin. Therefore, the parasitic capacitance between adjacent charge storage layers can also be made very small. As a result, spread of threshold distribution can be sufficiently suppressed, and precise threshold control becomes possible.
The memory structure in the present embodiment is suitable for the case where, for example, a silicide material is formed on the top face of the control gate CG.
By modifying the arrangement of the silicon nitride insulation film in this way, effects similar to those of the first embodiment can be obtained regardless of the material of the control gate CG.
According to such a structure in the present embodiment, the silicon nitride insulation film 46 exists on the side walls of the control gate CG and consequently effects similar to those in the first embodiment can be obtained. In addition, other excellent effects described in detail hereafter can also be brought about.
Specifically, in general, if the size of the element region is reduced, the gate capacitance of the memory cell itself also becomes small, whereas the parasitic between adjacent charge storage layers FG increases because the size of the space between elements is reduced. As a result, interference between adjacent cells increases and the threshold control becomes very difficult. Thus, the threshold distribution after data writing spreads. This brings about a problem that multi-leveling and ultra-multi-leveling of storage bits such as four values, eight values and sixteen values are obstructed. It is necessary to increase the gate capacitance to solve this problem. Therefore, it becomes important to form the charge storage layer FG thick, increase the height of side walls of the charge storage layer FG, and increase the gate capacitance between the charge storage layer FG and the control gate CG. If the charge storage layer FG is made thick, however, the processing margin of the stacked gate structure becomes remarkably narrow when reducing the sizes of the gate width and the gate space. In general, therefore, it can be said to be advisable to lower the height of the element isolation insulation film DI and widen the opposition area between the charge storage layer FG and the control gate CG. However, if the height of the element isolation insulation film DI is lowered, the control gate CG located over the element isolation insulation film DI gets closer to the element region on side ends of the control gate CG. If a high voltage (for example, 20 V) is applied to the control gate CG at the time of charge giving and receiving, a high electric field is thus applied between the control gate CG and the element region on the side ends of the control gate CG. Since the distance between them becomes several tens nm, the intensity of the electric field mounts to the level of 10 MV/cm. Since there is the inter-gate insulation film 20 between the control gate CG and the element region at the end of the element isolation region located right under the control gate CG, insulation deterioration caused by application of a high electric field, and electron trapping at the interface are suppressed. On the other hand, since only the silicon oxide insulation film isolating the gates from each other is formed on the element region beside the control gate in the typical memory cell structure, strength against insulation deterioration and electron trapping is very weak, and there is a possibility that the cell characteristics may be deteriorated if the charge giving and receiving is repeated.
On the other hand, according to the memory cell structure in the present embodiment, the silicon nitride insulation film 46 formed on the side wall of the control gate CG suppresses insulation deterioration between the control gate CG and the element region AA. Therefore, it becomes possible to suppress the above-described problem. The memory structure shown in
In the present embodiment, the silicon nitride insulation film 48 is not disposed on the gate structure side, but is inserted in the intermediate part of the inter-gate space. Therefore, the electric field alleviation effect in the embodiments described above cannot be anticipated. On the other hand, since the silicon nitride insulation film 48 also has a feature that it is liable to capture electrons therein, it is possible to anticipate the effect that a leak current injected from the control gate CG is alleviated and the insulation deterioration is suppressed. Incidentally, which of the method of alleviating the inter-gate electric field to suppress the insulation deterioration described earlier with reference to
The electric field strength E_i (i=1, 2, 3, 4, 5) in each insulation film can be represented as
E
—1=σ/eps—1 [Expression 3]
E
—2=σ/eps—2 [Expression 4]
E
—3=σ/eps—3+((ρ/eps—0)/eps—3) (x−d—1−d—2) [Expression 5]
E
—4=(σ+(ρ/eps—0)*d—3)/eps—2 [Expression 6]
E
—5=(σ+(ρ/eps—0)*d—3)/eps—1 [Expression 7]
σ=K*[V−(ρ/eps—0)*d—3*(0.5*d—3/eps—3+d—2/ eps—2+d—1/eps—1)] [Expression 8]
K=1/(2*d—1/ eps—1+2*d—2/eps—2+d—3/eps_3) [Expression 9]
If negative charges are captured in the inter-gate insulation film IF3, then the electric field between the inter-gate insulation film IF3 and the charge storage layer FG located right under the control gate CG to which the write preventing intermediate voltage Vpass is applied can be alleviated. Even in the case where a leak current flows between adjacent gate structures, electrons in the leak current are captured in the inter-gate insulation film IF3 and the electric field is further alleviated, and consequently negative feedback which eventually suppresses the leak current is exercised, and it becomes possible to suppress the insulation deterioration. Supposing that the inter-gate insulation films IF1a and IF1b of the first layer are, for example, silicon nitride films (eps—1=7.5, d—1=2 nm), the inter-gate insulation films IF2a and IF2b of the second layer are, for example, silicon oxide films (eps—2=3.9, d—2=2 nm), the inter-gate insulation film IF3 of the third layer is, for example, silicon nitride film (eps—3=7.5, d—1=2 nm), a potential VFG on the charge storage layer FG located right under the control gate CG to which the write preventing intermediate voltage Vpass is applied is 4 V, and the dielectric breakdown voltage is 10 MV/cm for convenience of explanation, the voltage which can be applied between adjacent gate structures becomes 17.7 V at maximum. If negative charges of 1×1020 cm−3 are disposed in the third layer, however, the voltage which can be applied is improved to 20.0 V.
Heretofore, some of embodiments of the present invention have been described. However, the present invention is never limited to those embodiments. It is a matter of course that various modifications of the present invention can be applied within the scope thereof. For example, in the above described embodiments, the case where the fourth gate insulation film formed to be in contact with the gate structure is only a single layer of the silicon nitride film 40, 42, 44 or 46 has been described. However, the present invention is not limited to this, but the fourth gate insulation film may be formed of a multi-layer insulation film including an insulation film other than the silicon nitride film.
Number | Date | Country | Kind |
---|---|---|---|
2009-221281 | Sep 2009 | JP | national |