1. Technical Field
The present invention relates to memory devices in general, and in particular to chalcogenide memory devices. Still more particularly, the present invention relates to a non-volatile single-event upset tolerant latch circuit.
2. Description of Related Art
In certain environments, such as satellite orbital space, in which the level of radiation is relatively intense, memory devices, such as static random access memories (SRAMs), are more susceptible to single-event upsets (SEUs) or soft errors than they would have in terrestrial environments. These SEUs are typically caused by electron-hole pairs created by, and travelling along the path of, a single energetic particle as it passes through the memory cells of the SRAMs. Should the energetic particle generate a critical charge within a storage node of an SRAM cell, the logic state of the SRAM cell will be upset. By the same token, other circuits used in conjunction with SRAMs are also susceptible to SEUs.
In the existing re-programmable SRAM-based field programmable gate arrays (FPGAs), a device configuration is typically stored in the volatile SRAM cells and must be reloaded at each power-up. Non-volatile FPGAs having flash memories can be utilized to store device configurations, but the flash memory cells are not radiation tolerant either, and there are reliability limitations for flash memory cells.
In accordance with a preferred embodiment of the present invention, a non-volatile single-event upset (SEU) tolerant latch is utilized to store device configurations. The non-volatile SEU tolerant latch includes a first and second inverters connected to each other in a cross-coupled manner. The gates of transistors within the first inverter are connected to the drains of transistors within the second inverter via a first feedback resistor. Similarly, the gates of transistors within the second inverter are connected to the drains of transistors within the first inverter via a second feedback resistor. The non-volatile SEU tolerant latch also includes a pair of chalcogenide memory elements connected to the inverters for storing information.
All features and advantages of the present invention will become apparent in the following detailed written description.
The invention itself, as well as a preferred mode of use, further objects, and advantages thereof, will best be understood by reference to the following detailed description of an illustrative embodiment when read in conjunction with the accompanying drawings, wherein:
Referring now to the drawings and in particular to
With reference now to
The first inverter is connected to ground via a chalcogenide memory element 13a. Similarly, the second inverter is connected to ground via a chalcogenide memory element 13b. Chalcogenide, which preferably includes germanium, antimony and tellurium, can be made to have phase transformation properties at a relatively low voltage. Thus, each of chalcogenide memory elements 13a and 13b can be placed in an amorphous state or a crystalline state, which is utilized to represent a logical “0” and a logical “1,” respectively. The state of each of chalcogenide memory elements 13a and 13b can be changed from one to another via the application of a current field accordingly. For the present application, the logical states of chalcogenide memory elements 13a and 13b are always complementary to each other.
The device configuration information can be loaded from FPGA units 11a and 11b into chalcogenide memory elements 13a and 13b, respectively, for the purpose of storage. During system start-up, the stored device configuration information is automatically reloaded from chalcogenide memory elements 13a and 13b back to FPGA units 11a and 11b, respectively.
State set up modules 14a and 14b determine the initial state of non-volatile SEU tolerant latch 12. For example, the initial state of non-volatile SEU tolerant latch 12 can be reset by utilizing state set up modules 14a and 14b before the device configuration information is loaded from FPGA units 11a and 11b.
Referring now to
As has been described, the present invention provides a non-volatile SEU tolerant latch for storing device configurations. Since the cross-coupled CMOS inverters are SEU tolerant and chalcogenide memory elements are immune to SEU, the entire FPGA system is SEU tolerant.
While the invention has been particularly shown and described with reference to a preferred embodiment, it will be understood by those skilled in the art that various changes in form and detail may be made therein without departing from the spirit and scope of the invention.
The present application claims benefit of priority under 35 U.S.C. §365 to the previously filed international patent application number PCT/US2008/084714 filed on Nov. 25, 2008, assigned to the assignee of the present application, and having a priority date of Nov. 30, 2007, based upon U.S. provisional patent application No. 60/991,390. The contents of both applications are incorporated herein by reference.
The present invention was made with United States Government assistance under Contract No. FA9453-04-C-0052. The United States Government has certain rights in the present invention.
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/US2008/084714 | 11/25/2008 | WO | 00 | 7/31/2009 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2009/070595 | 6/4/2009 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
4646266 | Ovshinsky et al. | Feb 1987 | A |
4725981 | Rutledge | Feb 1988 | A |
4809226 | Ochoa, Jr. | Feb 1989 | A |
4956814 | Houston | Sep 1990 | A |
4995000 | Terrell | Feb 1991 | A |
5301146 | Hama | Apr 1994 | A |
6060926 | Campbell | May 2000 | A |
6271568 | Woodruff et al. | Aug 2001 | B1 |
6531373 | Gill et al. | Mar 2003 | B2 |
6847543 | Toyoda et al. | Jan 2005 | B2 |
7468904 | Lawson et al. | Dec 2008 | B2 |
7499315 | Lowrey et al. | Mar 2009 | B2 |
20040105301 | Toyoda et al. | Jun 2004 | A1 |
20040165417 | Lesea | Aug 2004 | A1 |
20040165418 | Lesea | Aug 2004 | A1 |
20060171194 | Lowrey et al. | Aug 2006 | A1 |
20070103961 | Roper et al. | May 2007 | A1 |
20070165446 | Oliva et al. | Jul 2007 | A1 |
Number | Date | Country | |
---|---|---|---|
20100027321 A1 | Feb 2010 | US |
Number | Date | Country | |
---|---|---|---|
60991390 | Nov 2007 | US |