Claims
- 1. A method for forming a nonvolatile memory device, comprising the steps of:forming a gate oxide layer on a silicon substrate; forming a first polysilicon layer on said gate oxide layer for serving as a floating gate of said memory device; patterning said first polysilicon layer, said gate oxide layer, and said substrate to form trenches in said substrate and to form a floating gate on an active region separated by said trenches with a patterned gate oxide layer interposed; thermally oxidizing surfaces of said first polysilicon layer and said trenches to form a liner oxide layer, thereby narrowing the width of said floating gate relative to said active region; forming isolation oxide in said trenches to form shallow trench isolation (STI); forming a lightly doped region in said substrate at positions which are not covered by said floating gate; and sequentially forming an interpoly oxide layer and a second polysilicon layer for serving as a control gate of said memory device over said substrate.
- 2. The method as claimed in claim 1, wherein the step of patterning said first polysilicon layer, said gate oxide layer, and said substrate comprises using a silicon nitride layer as a hard mask.
- 3. The method as claimed in claim 1, wherein the step of forming isolation oxide in said trenches comprises:forming an oxide layer over the substrate, wherein a thickness of the oxide layer is sufficient to cover said floating gate; chemical-mechanical polishing said oxide layer until a top surface of said floating gate is exposed; and etching back the oxide layer and said liner oxide layer to expose an upper portion of said floating gate.
- 4. The method as claimed in claim 1, wherein said first polysilicon layer is a doped polysilicon layer.
- 5. The method as claimed in claim 1, wherein said second polysilicon layer is a doped polysilicon layer.
- 6. The method as claimed in claim 1, wherein said interpoly oxide layer is an oxide/nitride/oxide (ONO) layer.
- 7. The method as claimed in claim 1, wherein the step of thermally oxidizing said polysilicon layer is performed at a temperature between about 700° C. and 1100° C.
- 8. The method as claimed in claim 1, wherein said floating gate has a smaller bottom surface area relative to said active region after the step of thermally oxidizing said polysilicon layer.
- 9. The method as claimed in claim 1, wherein said floating gate has an undercut edge after the step of thermally oxidizing said polysilicon layer.
Parent Case Info
This application is a division of application Ser. No. 09/903,611, filed Jul. 13, 2001, now abandoned.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
6171909 |
Ding et al. |
Jan 2001 |
B1 |
6274434 |
Koido et al. |
Aug 2001 |
B1 |