Claims
- 1. A nonvolatile memory device comprising:
- a semiconductor substrate of a first conductivity type,
- a pair of spaced apart regions in said substrate of an opposite conductivity type to said first conductivity type,
- a floating gate disposed specially between said pair of spaced apart regions,
- a first insulating layer insulating said floating gate from said substrate,
- a control gate disposed above and insulated from said floating gate,
- a second insulating layer between said floating gate and said control gate for insulating therebetween, and
- a third insulating layer covering side surfaces of said floating gate and control gate and in contact therewith,
- wherein said third insulating layer has first and second regions, said first region located at the side surfaces of said floating gate and said control gate, and said first region having a higher doping concentration than said second region.
- 2. A nonvolatile memory device according to claim 1, wherein said third insulating layer having a phosphorus doped layer contacting said side surfaces of said floating gate and said control gate.
Priority Claims (2)
Number |
Date |
Country |
Kind |
4-174817 |
Jun 1992 |
JPX |
|
4-247398 |
Aug 1992 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 08/378,976, filed Jan. 27, 1995, now abandoned which is a divisional application Ser. No. 08/067,804, filed May 27, 1993, now U.S. Pat. No. 5,397,724.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
5068697 |
Noda et al. |
Nov 1991 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
67804 |
May 1993 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
378976 |
Jan 1995 |
|