Claims
- 1: (Canceled)
- 2: A nonvolatile virtual ground integrated circuit memory array comprising:
a plurality of nonvolatile memory cells; a plurality of bit lines, the bit lines being coupled to respective subsets of the memory cells; and a spurious programming voltage discharge circuit coupled to the bit lines and comprising:
a plurality of discharge control elements coupled to the bit lines; and a discharge section coupled to the discharge control elements.
- 3: The memory array of claim 2 wherein the discharge control elements are transistors, and the discharge section comprises:
a resistor; and a diode-connected transistor connected in series with the resistor.
- 4: The memory array of claim 2 wherein the discharge control elements are transistors, and the discharge section comprises a resistor.
- 5: The memory array of claim 2 wherein the discharge control elements are transistors, and the discharge section comprises:
a first resistor; a second resistor connected in series with the first resistor; and a diode-connected transistor connected in series with the first resistor, the second resistor and the diode-connected transistor being connected in parallel.
- 6: A nonvolatile virtual ground integrated circuit memory array comprising:
a plurality of nonvolatile memory cells; a plurality of bit lines, the bit lines being coupled to respective subsets of the memory cells; and a spurious programming voltage discharge circuit coupled to the bit lines and comprising:
a plurality of discharge control elements coupled to the bit lines; a plurality of discharge sections; and a switching circuit having one terminal coupled to the discharge control elements and a plurality of terminals respectively coupled to the discharge sections.
- 7: The memory array of claim 6 wherein:
at least one of the discharge sections is optimized for discharging spurious voltage from cell leakage; and at least one of the discharge sections is optimized for discharging spurious voltage from bit line coupling.
- 8: A nonvolatile virtual ground integrated circuit memory array comprising:
a plurality of nonvolatile memory cells; a plurality of bit lines, the bit lines being coupled to respective subsets of the memory cells; and a spurious programming voltage discharge circuit coupled to the bit lines and comprising:
a plurality of discharge control elements coupled to the bit lines; and a plurality of discharge sections respectively coupled to the discharge control elements.
- 9: A nonvolatile virtual ground integrated circuit memory array comprising:
a plurality of nonvolatile memory cells; a plurality of bit lines, the bit lines being coupled to respective subsets of the memory cells and each of the bit lines comprising a main bit line and a plurality of sub-bit lines coupled to the main bit line; and a spurious programming voltage discharge circuit coupled to the main bit lines.
- 10: (Canceled)
- 11: A nonvolatile virtual ground integrated circuit memory array comprising:
a plurality of asymmetrical single transistor floating gate memory cells; a plurality of main bit lines; a plurality of sub-bit lines coupled to the memory cells, each of the bit lines being coupled to a subset of the sub-bit lines; a plurality of discharge control transistors respectively coupled to the bit lines; and a discharge section coupled to the discharge control elements.
- 12: A nonvolatile virtual ground integrated circuit memory array comprising:
a plurality of asymmetrical single transistor floating gate memory cells; a plurality of main bit lines; a plurality of sub-bit lines coupled to the memory cells, each of the bit lines being coupled to a subset of the sub-bit lines; a plurality of discharge control transistors respectively coupled to the bit lines; a plurality of discharge sections wherein at least one of the discharge sections is optimized for discharging spurious voltage from cell leakage, and at least one of the discharge sections is optimized for discharging spurious voltage from bit line coupling; and a switching circuit having one terminal coupled to the discharge control transistors and a plurality of terminals respectively coupled to the discharge sections.
- 13: A method of discharging floating bit lines during programming of a nonvolatile virtual ground integrated circuit memory array having a plurality of memory cells, the method comprising:
placing data on selected ones of the bit lines, wherein unselected ones of the bit lines are floated; apply a programming pulse to selected ones of the memory cells, whereby spurious voltages are coupled to the floated bit lines; and discharging the spurious voltages from the floated bit lines during at least part of the applying step.
- 14: The method of claim 13 further comprising repeating the placing, applying and discharging steps to program slower ones of the memory cells.
- 15: The method of claim 14 wherein:
the initial discharging step is performed with a first discharge option; and the repeated discharging step is performed with a second discharge option different than the first discharge option.
- 16: The method of claim 13 further comprising:
performing a verify read of the memory array to obtain verify data; repeating the placing, applying and discharging steps, wherein the data comprises the verify data.
- 17: The method of claim 13 wherein the discharging step comprises coupling a discharge circuit section to the floated bit lines during at least part of the applying step.
- 18: A method of discharging floating bit lines during programming of a nonvolatile virtual ground integrated circuit memory array having a plurality of memory cells, the method comprising:
placing program data on first selected ones of the bit lines, wherein first unselected ones of the bit lines are floated; apply a first programming pulse to a selected page of the memory cells, wherein first spurious voltages are coupled to the first floated bit lines from the first selected bit lines; discharging the first spurious voltages from the first floated bit lines; performing a verify read of the memory array to obtain verify data; placing the verify data on second selected ones of the bit lines, wherein second unselected ones of the bit lines are floated; apply a second programming pulse to the selected page of the memory cells, wherein second spurious voltages are coupled to the second floated bit lines from the second selected bit lines; and discharging the second spurious voltages from the second floated bit lines.
- 19: The method of claim 18 wherein:
the first spurious voltages discharging step is performed with a first discharge option; and the second spurious voltages discharging step is performed with a second discharge option different than the first discharge option.
- 20: The method of claim 18 further comprising repeating the verify read performing step, the verify data placing step, the second programming pulse applying step, and the second spurious voltage discharging step to program slower ones of the memory cells.
- 21: The method of claim 20 wherein:
the first spurious voltages discharging step is performed with a first discharge option; the initial second spurious voltages discharging step is performed with a second discharge option different than the first discharge option; and the repeated second spurious voltages discharging step is performed with a third discharge option different than the first and second discharge options.
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application claims the benefit of U.S. Provisional Patent Application No. 60/354,911, filed Feb. 4, 2002 (Han et al., “Virtual ground signal transistor memory cell, memory array incorporating same, and method of operation thereof,” Attorney Docket No. 11030.00), the entire disclosure of which is considered a part of this document and is hereby incorporated herein by reference thereto in its entirety.