Claims
- 1. A nonvolatile memory system comprising:a control device; and a nonvolatile memory device; wherein said control device supplies a plurality of commands to said nonvolatile memory device, said commands comprising a first command and a second command, wherein said nonvolatile memory device comprises a plurality of word lines, a plurality of memory cells for storing data and a plurality of data latches for temporarily storing write data from outside of the memory device, wherein each of said word lines connects to part of said plurality of memory cells, wherein, when said control device issues said first command, a first command process is carried out in which said control device supplies address information and first data, said nonvolatile memory device stores said first data to said data latches, selects one word line corresponding to said address information and stores said first data in said data latches to memory cells connected with said selected word line, and wherein, when said control device issues said second command, a second command process is out in which said control device supplies said address information and second data, said nonvolatile memory device selects one word line corresponding to said address information, reads out data stored in memory cells connected with said selected word line to said data latches, stores said second data to part of said data latches and stores data in said data latches to said memory cells connected with said selected word line.
- 2. A nonvolatile memory system according to claim 1,wherein said nonvolatile memory device erases data in said memory cells connected with said selected word line before storing data to said memory cells for both said first command process and said second command process.
- 3. A nonvolatile memory system according to claim 2,wherein said nonvolatile memory device further comprises a plurality of data lines, and wherein each of said data lines connects to corresponding ones of said memory cells and corresponding one of said data latches.
- 4. A nonvolatile memory system according to claim 3,wherein the length of said first data is longer than the length of said second data.
- 5. A nonvolatile memory system comprising:a control device; and a nonvolatile memory device; wherein said control device supplies a plurality of commands to said nonvolatile memory device, said commands comprising a first command, wherein said nonvolatile memory device comprises a data latch, a plurality of word lines and a plurality of nonvolatile memory cells, each of which connects to a corresponding word line, wherein said control device is capable of issuing said first command with address information and first data to said nonvolatile memory device, and wherein said nonvolatile memory device receives said first command, selects one of word lines corresponding to said address information, reads out data from said memory cells connected with said selected word line to said data latch, stores said first data to part of said data latch and stores data stored in said data latch to said memory cells connected with said selected word line.
- 6. A nonvolatile memory system according to claim 5,wherein said nonvolatile memory device erases data in said memory cells connected with said selected word line before storing data to said memory cells.
- 7. A nonvolatile memory system according to claim 6,wherein each of said memory cells has a threshold voltage within at least three threshold voltage distributions corresponding to data, and wherein one of said threshold voltage distributions is an erase level and others of said threshold voltage distributions are program levels.
- 8. A nonvolatile memory system according to claim 5,wherein the length of said first data is less than the length of data storable of said memory cells connected with one word line.
Priority Claims (1)
Number |
Date |
Country |
Kind |
10-32776 |
Feb 1998 |
JP |
|
Parent Case Info
This is a continuation of application Ser. No. 09/539,634, filed Mar. 30, 2000 now U.S. Pat. No. 6,333,871, which is a continuation of Ser. No. 09/250,157, filed Feb. 16, 1999, now U.S. Pat. No. 6,046,936, the entire disclosures of which are hereby incorporated by reference.
US Referenced Citations (8)
Number |
Name |
Date |
Kind |
5570315 |
Tanaka et al. |
Oct 1996 |
A |
5602789 |
Endoh et al. |
Feb 1997 |
A |
5761122 |
Nakamura et al. |
Jun 1998 |
A |
5768191 |
Choi et al. |
Jun 1998 |
A |
5870218 |
Jyouno et al. |
Feb 1999 |
A |
5982667 |
Jyouno et al. |
Nov 1999 |
A |
6222763 |
Sato et al. |
Apr 2001 |
B1 |
6226708 |
McGoldrick et al. |
May 2001 |
B1 |
Foreign Referenced Citations (2)
Number |
Date |
Country |
62099996 |
May 1987 |
JP |
9297996 |
Nov 1997 |
JP |
Non-Patent Literature Citations (1)
Entry |
“Flash Memory—Multi-Level Memory, US Makers Set About Technological Development Precedent and Bring to the Commercial Stage in 1995, Getting Over Reliability,” (with English translation). |
Continuations (2)
|
Number |
Date |
Country |
Parent |
09/539634 |
Mar 2000 |
US |
Child |
10/011723 |
|
US |
Parent |
09/250157 |
Feb 1999 |
US |
Child |
09/539634 |
|
US |