Claims
- 1. A method for programming a memory cell having a channel and a floating gate forming a capacitor with an underlying diffusion, comprising:
- generating substrate electrons with a bipolar transistor;
- injecting said electrons onto the floating gate of said memory cell using substrate hot electron injection through said channel; and
- controlling said floating gate using said capacitor without using an overlying control gate.
- 2. The method of claim 1 wherein said cell is formed in a P-well embedded in an N-well, said method including the step of biasing said P-well negatively.
- 3. The method of claim 1 including the step of turning off a select transistor.
- 4. The method of claim 1 including the step of forward biasing the emitter of a bipolar transistor used to provide a source of electrons for substrate hot electron injection.
- 5. A method for programming a memory cell having a channel, said cell being formed in a p-well embedded in a n-well, comprising:
- generating substrate electrons with a bipolar transistor;
- injecting said electrons onto the floating gate of said memory cell using substrate hot electron injection through said channel; and
- biasing said p-well negatively.
- 6. The method of claim 5 including turning off a select transistor.
- 7. The method of claim 5 including controlling the operation of said floating without using an overlying control gate.
- 8. The method of claim 7 wherein said floating gate forms a capacitor with an underlying diffusion, said method including the step of controlling said floating gate using said capacitor.
Parent Case Info
This is a divisional of prior application Ser. No. 08/840,303 filed Apr. 11, 1997.
US Referenced Citations (7)
Foreign Referenced Citations (4)
Number |
Date |
Country |
0 493 640 A1 |
Jul 1992 |
EPX |
0 776 049 A1 |
May 1997 |
EPX |
285777 |
Sep 1996 |
TWX |
WO 9400881 |
Jan 1994 |
WOX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
840303 |
Apr 1997 |
|