Claims
- 1. A nonvolatile NOR semiconductor memory device, comprising:
a semiconductor substrate; a multiplicity of one-transistor memory cells formed in said semiconductor substrate and disposed in a matrix form, said one-transistor memory cells containing mutually spaced-apart drain regions and source regions, a first insulating layer, a charge-storing layer, a second insulating layer, and a control layer; a multiplicity of word lines connected to and row-by-row driving said one-transistor memory cells, said word lines substantially formed by said control layer; and a multiplicity of bit lines connected to and column-by-column driving said one-transistor memory cells, said bit lines each having a source line and a drain line for enabling a selective driving of said drain regions and said source regions in respective columns of said one-transistor memory cells, said source line and said drain line formed in a shaped selected from the group consisting of a meandering shape, a zigzag shape and an undulating form.
- 2. The nonvolatile NOR semiconductor memory device according to claim 1, further comprising a common electrically conductive layer and said source line and said drain line are formed from said common electrically conductive layer.
- 3. The nonvolatile NOR semiconductor memory device according to claim 1, further comprising different electrically conductive layers and said source line and said drain line are formed in said different electrically conductive layers.
- 4. The nonvolatile NOR semiconductor memory device according to claim 2, wherein said source line and said drain line are disposed substantially parallel to one another.
- 5. The nonvolatile NOR semiconductor memory device according to claim 3, wherein said source line and said drain line are disposed substantially in an overlapping manner.
- 6. The nonvolatile NOR semiconductor memory device according to claim 1, further comprising drain/source contacts disposed substantially rectilinearly for producing a connection between said drain and source lines and said drain and source regions of said one-transistor memory cells.
- 7. The nonvolatile NOR semiconductor memory device according to claim 1, further comprising a metallization layer and said source line and said drain line are formed from said metallization layer.
- 8. The nonvolatile NOR semiconductor memory device according to claim 1, further comprising a plurality of metallization layers and said source line and said drain line are formed in said plurality of metallization layers.
- 9. A method for programming a memory cell, which comprises the steps of:
providing the nonvolatile NOR semiconductor memory device according to claim 1;applying a predetermined gate voltage to a selected one of the word lines; applying a predetermined source voltage to a selected source line; and applying a predetermined drain voltage to a selected drain line, the predetermined drain voltage substantially corresponding to the predetermined source voltage.
- 10. The method according to claim 9, which comprises setting a potential difference between the selected source line and the selected drain line so as not to at any time have a higher potential difference than in a read mode.
- 11. A method for programming a memory cell, which comprises the steps of:
providing the nonvolatile NOR semiconductor memory device according to claim 1;applying a predetermined gate voltage to a selected one of the word lines; allowing an electrical potential of a selected source line to float; and applying a predetermined drain voltage to a selected drain line.
- 12. A method for programming a memory cell, which comprises the steps of:
providing the nonvolatile NOR semiconductor memory device according to claim 1;applying a predetermined gate voltage to a selected one of the word lines; applying a predetermined source voltage to a selected source line; and allowing an electrical potential of a selected drain line to float.
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a continuation of copending International Application No. PCT/DE99/04042, filed Dec. 20, 1999, which designated the United States and was not published in English.
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/DE99/04042 |
Dec 1999 |
US |
Child |
10177884 |
Jun 2002 |
US |