Claims
- 1. A nonvolatile semiconductor memory device comprising:
a semiconductor substrate; a plurality of element-forming regions partitioned by element isolation/insulation films in said semiconductor substrate; floating gates formed in said element-forming regions via a first gate insulating film and separated for individual said element-forming regions; second gate insulating films formed on said floating gates, and divided and separated above said element isolation/insulation films; control gates formed on said floating gates via said second gate insulating films; and source and drain diffusion layers formed in self-alignment with said control gates.
- 2. The nonvolatile semiconductor memory device according to claim 1 wherein each of said second gate insulating films is a multi-layered film including silicon oxide film/silicon nitride film/silicon oxide film.
- 3. A nonvolatile semiconductor memory device comprising:
a semiconductor substrate; a plurality of element-forming regions partitioned by element isolation/insulation films in said semiconductor substrate; floating gates formed in said element-forming regions via a first gate insulating film and separated for individual said element-forming regions; a second gate insulating film formed on said floating gates to continuously extend over a plurality of element-forming regions along recesses made into surfaces of said element isolation/insulation films; control gates formed on said floating gates via said second gate insulating film; and source and drain diffusion layers formed in self-alignment with said control gates.
- 4. The nonvolatile semiconductor memory device according to claim 3 wherein each said second gate insulating film is a multi-layered film including silicon oxide film/silicon nitride film/silicon oxide film.
- 5. A manufacturing method of a nonvolatile semiconductor memory device, comprising the steps of:
making element isolation/insulation films that partition element-forming regions in a semiconductor substrate; stacking a first gate electrode material film and a second gate insulating film on said semiconductor substrate via a first gate insulating film; etching said second gate insulating film and the underlying first gate electrode material film to make slits that separate said first gate electrode material film above said element isolation/insulation films; forming an insulating film on side surfaces of said first gate electrode material film, and thereafter stacking a second gate electrode material film; sequentially etching said second gate electrode material film, said second gate insulating film and said first gate electrode material film to pattern said first gate electrode film into floating gates and said second gate electrode material film into control gates; and making source and drain diffusion layers in self alignment with said control gates.
- 6. The manufacturing of a nonvolatile semiconductor memory device according to claim 5 wherein said first gate electrode material film is a multi-layered film including a first conductive film stacked before formation of said element isolation/insulation films and a second conductive film stacked after formation of said element isolation/insulation film.
- 7. The manufacturing of a nonvolatile semiconductor memory device according to one of claims 5 wherein said element isolation/insulation films are buried in grooves formed into said semiconductor substrate.
- 8. The manufacturing of a nonvolatile semiconductor memory device according to claim 5 wherein said second gate insulating film is a multi-layered film including silicon oxide film/silicon nitride film/silicon oxide film.
- 9. The manufacturing of a nonvolatile semiconductor memory device according to one of claims 6 wherein said element isolation/insulation films are buried in grooves formed into said semiconductor substrate.
- 10. The manufacturing of a nonvolatile semiconductor memory device according to claim 6 wherein said second gate insulating film is a multi-layered film including silicon oxide film/silicon nitride film/silicon oxide film.
- 11. The manufacturing of a nonvolatile semiconductor memory device according to claim 7 wherein said second gate insulating film is a multi-layered film including silicon oxide film/silicon nitride film/silicon oxide film.
- 12. A manufacturing method of a nonvolatile semiconductor memory device, comprising the steps of:
making element isolation/insulation films that partition element-forming regions in a semiconductor substrate; stacking a first gate electrode material film and a second gate insulating film on said semiconductor substrate via a first gate insulating film; etching said second gate insulating film and the underlying first gate electrode material film to make slits that separate said first gate electrode material film above said element isolation/insulation films; sequentially stacking a third gate insulating film and a second gate electrode material film; sequentially etching said second gate electrode material film, said third and second gate insulating films, and said first gate electrode material film to pattern said first gate electrode material film into floating gates and said second gate electrode material film into control gates; and making source and drain diffusion layers in self-alignment with said control gates.
- 13. A manufacturing method of a nonvolatile semiconductor memory device, comprising the steps of:
making element isolation/insulation films that partition element-forming regions in a semiconductor substrate; stacking a first gate electrode material film on said semiconductor substrate via a first gate insulating film; etching said first gate electrode material film to make slits that separate said first gate electrode material film on said element isolation/insulation films; etching surfaces of said element isolation/insulation films exposed to said slits to make recesses; stacking a second gate electrode material film on said first gate electrode material film and said element isolation/insulation films via said first gate insulating film; sequentially etching said second gate electrode material film, said gate insulating film and said first gate electrode material film to pattern said first gate electrode material film into floating gates and said second gate electrode material film into control gates; and making source and drain diffusion layers in self-alignment with said control gates.
Priority Claims (1)
Number |
Date |
Country |
Kind |
11-350841 |
Dec 1999 |
JP |
|
CROSS REFERENCE TO RELATED APPLICATION
[0001] This application claims benefit of priority under 35USC §119 to Japanese Patent Application No. Hei 11-350841 (1999), filed on Dec. 9, 1999, the entire contents of which are incorporated by reference herein.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09732723 |
Dec 2000 |
US |
Child |
10716556 |
Nov 2003 |
US |