Embodiments described here relate to a nonvolatile semiconductor memory device.
A memory cell configuring a nonvolatile semiconductor memory device such as a NAND type flash memory and a NOR type flash memory includes a control gate and a charge accumulation layer. The memory cell changes its threshold voltage according to a charge accumulated in the charge accumulation layer to store a magnitude of this threshold voltage as data. In recent years, a rise in density level of the memory cell has been proceeding in such a nonvolatile semiconductor memory device.
A nonvolatile semiconductor memory device according to an embodiment includes a memory cell array and a control circuit. The memory cell array has a plurality of memory cells. The plurality of memory cells are arranged in a first direction to share a source and a drain with each other. The memory cell includes a semiconductor layer, a gate insulating layer, a floating gate, a first inter-gate insulating layer, a lower control gate, a second inter-gate insulating layer, and an upper control gate. The gate insulating layer is formed on the semiconductor layer. The floating gate is formed on the gate insulating layer. The first inter-gate insulating layer is formed on the floating gate. The lower control gate is formed on the first inter-gate insulating layer. The second inter-gate insulating layer is formed on the lower control gate. The upper control gate is formed on the second inter-gate insulating layer. In addition, the control circuit, when performing a write operation on a certain selected memory cell, applies a first pass voltage to the upper control gate in the selected memory cell, and applies a first write voltage which is larger than the first pass voltage to the upper control gate in an adjacent memory cell adjacent to the selected memory cell in the first direction.
A nonvolatile semiconductor memory device according to another embodiment includes a memory cell array and a control circuit. The memory cell array has a plurality of memory cells. The plurality of memory cells are arranged in a first direction to share a source and a drain with each other. The memory cell includes a semiconductor layer, agate insulating layer, a floating gate, a first inter-gate insulating layer, a lower control gate, a second inter-gate insulating layer, and an upper control gate. The gate insulating layer is formed on the semiconductor layer. The floating gate is formed on the gate insulating layer. The first inter-gate insulating layer is formed on the floating gate. The lower control gate is formed on the first inter-gate insulating layer. The second inter-gate insulating layer is formed on the lower control gate. The upper control gate is formed on the second inter-gate insulating layer. In addition, the control circuit, when performing a read operation on a certain selected memory cell, applies a first read voltage to the upper control gate in an adjacent memory cell adjacent to the selected memory cell in the first direction, and applies a second read voltage which is larger than the first read voltage to the lower control gate in the adjacent memory cell.
A nonvolatile semiconductor memory device according to yet another embodiment includes a memory cell array and a control circuit. The memory cell array has a plurality of memory cells. The plurality of memory cells are arranged in a first direction to share a source and a drain with each other. The memory cell includes a semiconductor layer, a gate insulating layer, a floating gate, a first inter-gate insulating layer, a lower control gate, a second inter-gate insulating layer, and an upper control gate. The gate insulating layer is formed on the semiconductor layer. The floating gate is formed on the gate insulating layer. The first inter-gate insulating layer is formed on the floating gate. The lower control gate is formed on the first inter-gate insulating layer. The second inter-gate insulating layer is formed on the lower control gate. The upper control gate is formed on the second inter-gate insulating layer. In addition, the upper control gate is formed in a planar shape extending in a plane substantially perpendicular to a stacking direction of the memory cell. Moreover, the control circuit applies a voltage to a memory cell array.
A semiconductor memory device according to embodiments of the present invention will be described below with reference to the drawings.
[Overall Configuration]
A data input/output buffer 4 is connected to an external host 9, via an I/O line, to receive write data, receive an erase command, output read data, and receive address data or command data. The data input/output buffer 4 sends write data received from the external host 9 to the column control circuit 2, and receives data read from the column control circuit 2 to output the data to external. An address supplied to the data input/output buffer 4 from external is sent to the column control circuit 2 and the row control circuit 3 via an address register 5.
Moreover, a command supplied to the data input/output buffer 4 from the host 9 is sent to a command interface 6. The command interface 6 receives an external control signal from the host 9 to determine whether data inputted to the data input/output buffer 4 is write data or a command or an address, and, if the data is a command, receives the data and transfers the data to a state machine 7 as a command signal.
The state machine 7 performs management of this nonvolatile memory overall, and receives a command from the host 9, via the command interface 6, to perform management of read, write, erase, input/output of data, and so on.
In addition, it is also possible for status information managed by the state machine 7 to be received by the external host 9, thereby enabling the external host 9 to judge an operation result. Moreover, this status information is utilized also in control of write and erase.
Furthermore, the state machine 7 controls a voltage generating circuit 10. This control enables the voltage generating circuit 10 to output a pulse of any voltage and any timing.
The pulse formed by the voltage generating circuit 10 can be transferred to any line selected by the column control circuit 2 and the row control circuit 3. These column control circuit 2, row control circuit 3, state machine 7, and voltage generating circuit 10, and so on, configure a control circuit in the present embodiment.
[Memory Cell Array]
The NAND cell unit NU has one end (a select gate transistor S1 side) connected to the bit line BL and the other end (a select gate transistor S2 side) connected to a common source line CELSRC. Gate electrodes of the select gate transistors S1 and S2 are connected to select gate lines SGD and SGS. In addition, the memory cells MC—0 to MC_M−1 according to the present embodiment each include two control gates, upper control gates 18 being respectively connected to upper word lines UWL—0 to UWL_M−1, and lower control gates 16 being respectively connected to lower word lines LWL—0 to LWL_M−1. The bit line BL is connected to a sense amplifier 2a of the column control circuit 2, and the upper word lines UWL—0 to UWL_M−1, lower word lines LWL—0 to LWL_M−1, and the select gate lines SGD and SGS are connected to the row control circuit 3.
One memory cell MC is capable of storing data of x bits (for example, 1 bit (2 levels), 2 bits (4 levels), 3 bits (8 levels), and so on), and data stored in the plurality of memory cells MC connected to one word line WL configures x pages of data.
One block BLK is formed by the plurality of NAND cell units NU sharing the word line WL. The one block BLK forms a single unit of a data erase operation. If the number of lower word lines LWL in one block BLK in one memory cell array 1 is assumed to be M, then the number of pages in one block BLK is M times x.
[Configuration of Memory Cell MC and Select Gate Transistors S1 and S2]
A gap 19 is formed at a position adjacent to each of the memory cells MC in a direction of extension of the above-described p type well 11. It is also possible to say that the gaps 19 are formed between each of the plurality of memory cells MC—0 to MC_M−1. A lower end of the gap 19 is positioned at a height between a surface of the p type well 11 and a lower end of the floating gate 14. Moreover, an upper end of the gap 19 is positioned at a height up to around a lower end of the lower control gate 16. In the present embodiment, the upper end of the gap 19 is positioned at the lower end of the lower control gate 16. Note that the nonvolatile semiconductor memory device according to the present embodiment includes the gap 19, but it is also possible to adopt a structure in which the gap 19 is not provided.
The select gate transistors S1 and S2 are formed at both ends of the memory cells MC—0 to MC_M−1. The select gate transistors S1 and S2 comprise the p type well 11, a select gate insulating layer 13′ formed on the p type well 11, and a gate electrode formed on the select gate insulating layer 13′. In the present embodiment, an electrode 14′ formed at a height corresponding to the floating gate 14 and an electrode 16′ formed at a height corresponding to the lower control gate 16 are connected to configure the gate electrode. Note that the gate electrodes extend in a direction intersecting the direction of extension of the p type well 11 to configure the select gate lines SGD and SGS. In addition, upper gate electrodes 18′ are formed on the select gate transistors S1 and S2 via the above-described second inter-gate insulating layer 17. Said upper gate electrodes 18′ may be used independently. Moreover, it is also possible to suppress the number of lead-out lines by omitting the upper gate electrodes 18′ or connecting the upper gate electrodes 18′ to the gate electrodes SGD and SGS to be electrically integrated therewith.
[Operation]
Next, operations of the nonvolatile semiconductor memory device according to the present embodiment will be described. First, prior to the description of the operations of the nonvolatile semiconductor memory device according to the present embodiment, an operation of a nonvolatile semiconductor memory device according to a comparative example will be described.
[Write Method in Nonvolatile Semiconductor Memory Device According to Comparative Example]
In the nonvolatile semiconductor memory device according to the comparative example, a voltage VSGD is applied to the gate electrode of a select gate transistor S01, and the p type well 11 is connected to the bit line BL. Following this, a voltage of the control gates 16 is raised to a pass voltage Vpass. As a result, a channel is formed on the p type well 11 and a selected memory cell MC0
Next, a voltage of the control gate 16 in the selected memory cell MC0
Now, as miniaturization of the nonvolatile semiconductor memory device proceeds, the control gate 16 and the floating gate 14 too are being miniaturized. Assuming an inter-electrode permittivity to be ε, an inter-electrode opposing area to be S, and an inter-electrode distance to be L, then a capacitance C is expressed by C=ε(S/L). Therefore, when an opposing area S of the control gate 16 and the floating gate 14 decreases, a capacitance C1 between the control gate 16 and the floating gate 14 in the selected memory cell MC0 decreases. Now, an amount of charge concentrated in an upper surface of the floating gate 14 by the voltage application to the control gate 16 can be expressed by a product of the capacitance C1 and the potential difference between the control gate 16 and the floating gate 14. Therefore, when the capacitance C1 decreases, the need arises to apply a larger voltage as the write voltage Vpgm.
On the other hand, as miniaturization of the nonvolatile semiconductor memory device proceeds, a distance between fellow memory cells MC is becoming closer, and a capacitance C2 between the control gate 16 in the selected memory cell MC0
To solve such problems the nonvolatile semiconductor memory device according to the comparative example provides the gap 190 between the memory cells MC. That is, since the permittivity ε can be decreased in the gap 190, it is possible to decrease the capacitance C2 between the control gate 16 in the selected memory cell MC0
However, the nonvolatile semiconductor memory device according to the comparative example necessitates an even larger write voltage Vpgm compared to a structure not including the gap 190. This is because in a structure not including the gap 190, the capacitance C2 between the floating gate 14 of the selected memory cell MC0
[Write Method in Nonvolatile Semiconductor Memory Device According to First Embodiment]
Next, a write method in the nonvolatile semiconductor memory device according to the present embodiment will be described.
Note that in the present embodiment, in order to avoid occurrence of a miswrite to the floating gates 14 of the adjacent memory cells MC_N−1 and MC_N+1 (referred to below as “adjacent floating gates”) due to the upper control gate 18 of the selected memory cell MC_N (referred to below as “selected upper control gate”), a pass voltage Vpass (first pass voltage) which is lower than the write voltage Vpgm is applied to the selected upper control gate 18. However, in a situation where a miswrite to the adjacent memory cells MC_N−1 and MC_N+1 does not occur, it is also possible to apply the write voltage Vpgm to the selected upper control gate 18.
In the present embodiment, a pass voltage Vpass (second pass voltage) is applied to the upper control gate 18 of those of the memory cells MC included in the NAND string to which the selected memory cell MC_N belongs besides the selected memory cell MC_N and the adjacent memory cells MC_N−1 and MC_N+1, that is, to the upper control gate 18 of the memory cells MC—0 to MC_N−2 and MC_N+2 to MC_M−1. This makes it possible to reduce not only the write voltage Vpgm but also the pass voltage Vpass thereby achieving a longer operating life of the insulating layer. Note that in the present embodiment, the selected upper control gate 18 and the upper control gates 18 of the memory cells MC—0 to MC_N−2 and MC_N+2 to MC_M−1 both have the pass voltage Vpass applied thereto, but it is also possible for different voltages to be applied to these gates.
Furthermore, in the present embodiment, existing voltages (the write voltage Vpgm and the pass voltage Vpass) are applied to the lower control gate 16 and the upper control gate 18. Therefore, there is no need for a power supply circuit to be newly provided to the voltage generating circuit 10, whereby the present embodiment can be easily achieved. However, it is also possible for a new power supply circuit to be provided, and it is also possible for an existing other power supply circuit to be used.
Moreover, in the nonvolatile semiconductor memory device according to the present embodiment, the upper end of the gap 19 is positioned at the lower end of the lower control gate 16. Therefore, firstly, it is possible to reduce the capacitance C2 between the floating gate 14 of the selected memory cell MC_N (referred to below as “selected floating gate”) and the lower control gates 16 of the adjacent memory cells MC_N−1 and MC_N+1 (referred to below as “adjacent lower control gates”) and prevent a miswrite to the adjacent floating gates 14 due to the voltage application to the selected lower control gate 16. Secondly, since the capacitance between the selected floating gate 14 and the adjacent floating gates 14 is also reduced, miswrites are further reduced. Thirdly, it is possible to secure a capacitance C3 between the selected floating gate 14 and the adjacent upper control gates 18 and lower the write voltage Vpgm. Note that in order to reduce the capacitance C2, it is considered that the upper end of the gap 19 is formed to be positioned above a center of the first gate insulating layer 15. Moreover, in order to secure the capacitance C3, it is considered that the upper end of the gap 19 is formed to be positioned lower than a center of the lower control gate 16.
Note that the adjacent upper control gates 18 and the adjacent lower control gates 16 are stacked, hence even if the write voltage Vpgm is applied to the adjacent upper control gates 18, shielding by the adjacent lower control gates 16 is possible and a miswrite is not caused in the adjacent floating gates 14. Furthermore, although it is conceivable that a miswrite occurs in the memory cells MC_N−2 and MC_N+2 further adjacent to the adjacent memory cells MC_N−1 and MC_N+1, C3 is smaller compared to C1, hence the possibility of this occurring is thought to be low.
Next, the write method in the present embodiment will be described in more detail.
At timing tw3, the voltage of the select gate line SGD is lowered, and at timing tw4, the voltage of the select gate line SGD is again raised to a gate voltage VSG2 (≈2.5 V). As a result, the p type well 11 connected to the non-write memory cell MC attains a higher potential than the gate of the select gate transistor S1, and said p type well 11 is electrically disconnected from the bit line BL and attains a floating state. At timing tw5, the voltage of each of the lower control gates 16 and the upper control gates 18 is raised to the pass voltage Vpass (≈8 V) to form a channel from the select gate transistor S1 to the selected memory cell MC. Following this, the voltage of the selected lower control gate 16 and the adjacent upper control gates 18 is further raised to the write voltage Vpgm (≈13 to 28 V). Note that a value of the write voltage Vpgm differs according to a target threshold level. As a result, in the write-target memory cell MC, a voltage is applied between the floating gate 14 and the p type well 11, whereby a charge is accumulated in the floating gate 14 by a tunnel current. On the other hand, in the memory cell MC which is not the write target, the p type well 11 is in a floating state, hence simultaneously to application of the write voltage Vpgm, the potential of the p type well 11 is raised to an inhibit potential Vinhibit, whereby a charge is not accumulated.
After the write operation shown in
[Read Method in Nonvolatile Semiconductor Memory Device According to First Embodiment]
Next, a read method in same embodiment will be described.
When the memory cell MC is capable of storing n-level portions of data, n−1 types of the select read voltage VCGRV are set. Moreover, the memory cell MC stores its threshold voltage as data by accumulating a charge in the floating gate 14, and the select read voltages VCGRV are set between fellow threshold voltages expressing different data. Therefore, by applying the select read voltage VCGRV to the selected lower control gate 16 and confirming whether a current flows between the source and drain of the selected memory cell MC_N or not, it is possible to determine data held in the selected memory cell MC_N. Furthermore, in order to confirm a conductive state of the selected memory cell MC_N, it is required to set the non-selected memory cells to an ON state regardless of data held in the non-selected memory cells, and the non-select read voltage Vread is a voltage for this. Therefore, the non-select read voltage Vread is set larger than the largest threshold of the memory cell MC and the maximum value of the select read voltage VCGRV.
In the present embodiment, during the read operation, the select read voltage VCGRV is applied not only to the selected lower control gate 16 but also to each of the upper control gates 18. Therefore, in the read operation too, the capacitance C3 can be utilized to reduce the select read voltage VCGRV and the non-select read voltage Vread to achieve a longer operating life of the insulating layer. Note that in the present embodiment, the identical voltage (the select read voltage VCGRV) is applied to both of the upper control gates 18 and the selected lower control gate 16, but it is also possible for different voltages to be applied. Furthermore, in the present embodiment, the identical voltage (the select read voltage VCGRV) is applied to both of the upper control gates 18 of the non-selected memory cells MC—0 to MC_N−1 and MC_N+1 to MC_M−1 and the selected upper control gate 18, but it is also possible for different voltages to be applied.
Furthermore, since the upper end of the gap 19 is positioned at the lower end of the lower control gate 16, it is possible to decrease the capacitance C2 of fellow floating gates 14 to achieve an improvement in read accuracy, and it is possible to secure the capacitance C3 between the selected floating gate 14 and the adjacent upper control gates 18 to reduce the non-select read voltage Vread.
Note that in the read operation according to the present embodiment, the select read voltage VCGRV is applied to the selected upper control gate 18. This is because the non-select read voltage Vread is larger than the select read voltage VCGRV and there is a risk that if the non-select read voltage Vread is applied to the selected upper control gate 18, then the selected memory cell MC ends up attaining an ON state regardless of an amount of charge accumulated in the selected floating gate 14. Therefore, if read is performed appropriately in view of a magnitude of the non-select read voltage Vread or a distance between the selected floating gate 14 and the adjacent upper control gates 18, and so on, then it is also possible for the non-select read voltage Vread to be applied to the selected upper control gate 18. Moreover, it is also possible for the select read voltage VCGRV to be applied to the adjacent upper control gates 18 and the upper control gates 18 of the memory cells MC_N−2 and MC_N+2 further adjacent to the adjacent memory cells MC_N−1 and MC_N+1, and for the non-select read voltage Vread to be applied to the other upper control gates.
Next, the read method according to the present embodiment will be described in more detail.
[Erase Method of Nonvolatile Semiconductor Memory Device According to First Embodiment]
Next, an erase method of the nonvolatile semiconductor memory device according to the first embodiment of the present invention will be described.
The present embodiment includes the upper control gate 18 as well as the lower control gate 16, hence during the erase operation too, it becomes possible to additionally use capacitive coupling between the floating gate 14 and the upper control gate 18 to perform erase more reliably.
[Nonvolatile Semiconductor Memory Device According to Second Embodiment]
Next, a nonvolatile semiconductor memory device according to a second embodiment of the present invention will be described.
In the nonvolatile semiconductor memory device according to the first embodiment, the upper control gate 18 was divided in the row direction on a memory cell MC basis, hence in a manufacturing process it is considered necessary to manufacture a stacked body of the upper control gate 18, the second inter-gate insulating layer 17, the lower control gate 16, the first inter-gate insulating layer 15, and the floating gate 14. Such a configuration has a large aspect ratio and there is a risk of buckling and so on occurring during manufacturing. However, in the nonvolatile semiconductor memory device according to the present embodiment, the upper control gate 18-2 is configured in a plate-like shape extending on a plane. It is therefore considered possible for the device to be manufactured without the need for an advanced manufacturing process.
Note that in the present embodiment, the upper control gate 18-2 is configured in a plate-like shape covering directly above all memory cells MC present in an identical block BLK. However, this is not necessarily required, and the upper control gate 18-2 may be configured to cover two or more of the lower control gates 16. Moreover, depending on a situation, it is also possible for the upper control gate 18-2 to be divided in a different direction to the lower control gate 16.
That is, in the first embodiment, a plurality of lower control gates 16 and upper control gates 18 were present and it was required that these each be provided with a contact and connected to the row control circuit, hence there was a risk of this leading to complication of the manufacturing process. In contrast, in the present embodiment, there exists only one upper control gate per one block BLK, hence complication of the manufacturing process can be prevented. Note that even when the upper control gate 18-2 is divided into a plurality, the contact is considered capable of being manufactured more easily compared to in the first embodiment.
[Operation of Nonvolatile Semiconductor Memory Device According to Second Embodiment]
Next, operations of the nonvolatile semiconductor memory device according to the present embodiment will be described. Note that an erase operation can be performed similarly to in the first embodiment, hence a description thereof will be omitted.
[Write Method in Nonvolatile Semiconductor Memory Device According to Second Embodiment]
Next, a write method in the nonvolatile semiconductor memory device according to the present embodiment will be described.
[Read Method in Nonvolatile Semiconductor Memory Device According to Second Embodiment]
Next, a read method of the nonvolatile semiconductor memory device according to the present embodiment will be described.
[Other]
In the embodiments described above, when two voltage values are said to be substantially identical, they have a voltage difference of 1 V or less, and when two voltage values are said to be identical, they have a voltage difference of 0.5 V or less.
While certain embodiments of the inventions have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the inventions. Indeed, the novel methods and systems described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes in the form of the methods and systems described herein may be made without departing from the spirit of the inventions. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the inventions.
This application is based upon and claims the benefit of U.S. Provisional Patent Application No. 61/876,400, filed on Sep. 11, 2013, the entire contents of which are incorporated herein by reference.
Number | Date | Country | |
---|---|---|---|
61876400 | Sep 2013 | US |