Claims
- 1. A nonvolatile semiconductor memory device comprising:a semiconductor substrate having a P-type conductivity region electrically separated from a peripheral circuit; and a stacked gate memory cell having a control gate, a charge storing layer, a source, and a drain, said stacked gate memory cell being formed in said P-type conductivity region, wherein a gate potential greater than a potential of the semiconductor substrate is applied to the control gate of the stacked gate memory cell in a data write mode to write data in the stacked gate memory cell, a source potential between the gate potential and the substrate potential is applied to the source of the stacked gate memory cell in the data write mode, a drain potential between the gate potential and the substrate potential is applied to the drain of the stacked gate memory cell in the data write mode, and a channel potential is applied to a channel of the stacked gate memory cell in the data write mode to write data in the stacked gate memory cell.
- 2. The nonvolatile semiconductor memory device according to claim 1, wherein the channel potential applied to the channel of said stacked gate memory cell is substantially the same as the potential of said semiconductor substrate.
- 3. The nonvolatile semiconductor memory device according to claim 2, wherein the channel potential applied to the channel of said stacked gate memory cell is a ground potential.
- 4. The nonvolatile semiconductor memory device according to claim 1, wherein the channel potential applied to the channel of said stacked gate memory cell is an intermediate potential between the potential of said semiconductor substrate and the gate potential applied to the control gate.
- 5. The nonvolatile semiconductor memory device according to claim 1, wherein a gate potential lower than a potential of the semiconductor substrate is applied to the control gate of the stacked gate memory cell in a data erase mode to erase data in the stacked gate memory cell, and a positive potential is applied to the semiconductor substrate in the data erase mode to erase data in the stacked gate memory cell.
- 6. The nonvolatile semiconductor memory device according to claim 2, wherein a gate potential less than a potential of the semiconductor substrate is applied to the control gate of the stacked gate memory cell in a data erase mode to erase data in the stacked gate memory cell, and a positive potential is applied to the semiconductor substrate in the data erase mode to erase data in the stacked gate memory cell.
- 7. The nonvolatile semiconductor memory device according to claim 3, wherein a gate potential less than a potential of the semiconductor substrate is applied to the control gate of the stacked gate memory cell in a data erase mode to erase data in the stacked gate memory cell, and a positive potential is applied to the semiconductor substrate in the data erase mode to erase data in the stacked gate memory cell.
- 8. The nonvolatile semiconductor memory device according to claim 4, wherein a gate potential less than a potential of the semiconductor substrate is applied to the control gate of the stacked gate memory cell in a data erase mode to erase data in the stacked gate memory cell, and a positive potential is applied to the semiconductor substrate in the data erase mode to erase data in the stacked gate memory cell.
Priority Claims (1)
| Number |
Date |
Country |
Kind |
| 5-126588 |
May 1993 |
JP |
|
Parent Case Info
This application is a continuation of prior application Ser. No. 09/468,316, filed Dec. 21, 1999 now U.S. Pat. No. 6,151,252, which is a continuation of prior application Ser. No. 09/228,278, filed Jan. 11, 1999 (now U.S. Pat. No. 6,011,723), which is a continuation of application Ser. No. 08/744,821, filed Nov. 6, 1996 (now U.S. Pat. No. 5,875,129), which is a divisional of application Ser. No. 08/436,543, filed May 8, 1995 (now U.S. Pat. No. 5,600,592), which is a continuation of application Ser. No. 08/332,493, filed Oct. 31, 1994 (now U.S. Pat. No. 5,438,542), which is a continuation of application Ser. No. 08/210,279, filed Mar. 18, 1994 (now abandoned).
US Referenced Citations (28)
Foreign Referenced Citations (4)
| Number |
Date |
Country |
| 0 525 678 A2 |
Feb 1993 |
EP |
| 0 550 751 A1 |
Jul 1993 |
EP |
| 5-28784 |
Feb 1993 |
JP |
| 6-215591 |
Aug 1994 |
JP |
Non-Patent Literature Citations (3)
| Entry |
| T. Nakayama, “A New Decoding Scheme and Erase Sequence for 5V Only Sector Erasable Flash Memory”, 1992 Symposium on VLSI CIrcuit, Jun. 4-6, 1992/Seattle, pp. 22 & 23. |
| A. Umezawa, “A 5-V Only Operation 0.6-μ Flash EEPROM with Decoder Scheme in Triple-Well Structure”, IEEE Journal of Solid-State Circuits, vol. 27, No. 11, Nov. 1992, pp. 1540-1545. |
| Jinbo, Toshikatsu et al., “A 5V-Only 16 Mb Flash Memory with Sector-Erase Mode”, ISSCC 92 Session 9/Non-Volatile and Dynamic RAMs, Paper 9.4, 1992. |
Continuations (5)
|
Number |
Date |
Country |
| Parent |
09/468316 |
Dec 1999 |
US |
| Child |
09/708471 |
|
US |
| Parent |
09/228278 |
Jan 1999 |
US |
| Child |
09/468316 |
|
US |
| Parent |
08/744821 |
Nov 1996 |
US |
| Child |
09/228278 |
|
US |
| Parent |
08/332493 |
Oct 1994 |
US |
| Child |
08/436563 |
|
US |
| Parent |
08/210279 |
Mar 1994 |
US |
| Child |
08/332493 |
|
US |