Claims
- 1. A nonvolatile semiconductor memory system comprising:
- a memory cell array having a plurality of memory cell transistors arranged in a matrix of rows and columns with a plurality of bit lines connected to the drains of said memory cell transistors arranged in a same column and a plurality of word lines connected to the control gates of said memory cell transistors arranged in a same row, wherein said memory cell transistors are divided into a plurality of erase blocks comprising a plurality of said memory cell transistors and a plurality of refresh blocks comprising a plurality of said memory cell transistors, wherein the memory cell transistors of a respective erase block are addressed for erasing stored data and the memory cell transistors of a respective refresh block are independently addressed for refreshing of stored data; and
- a plurality of registers for temporally storing data which is read from said memory cell transistors.
- 2. The nonvolatile semiconductor memory system according to claim 1, wherein said erase blocks each have a size larger than that of said refresh blocks.
- 3. The nonvolatile semiconductor memory system according to claim 2, wherein said erase blocks are each twice as large as said refresh blocks.
- 4. The nonvolatile semiconductor memory system according to claim 1, wherein one of said refresh blocks includes a larger number of memory cell transistors than the number of said plurality of registers.
- 5. The nonvolatile semiconductor memory system according to claim 4, wherein the number of said memory cell transistors contained in said one refresh block is N times larger than the number of said plurality of registers, wherein N is an integer.
- 6. The nonvolatile semiconductor memory system according to claim 1, wherein each of said refresh blocks consists of one row of said memory cell transistors having gate electrodes connected to a respective word line.
- 7. The nonvolatile semiconductor memory system according to claim 1, wherein each of said erase blocks consists of two rows of said memory cell transistors having gate electrodes connected to two respective word lines.
- 8. The nonvolatile semiconductor memory system according to claim 1, wherein a number of said registers is eight.
Priority Claims (1)
Number |
Date |
Country |
Kind |
4-160567 |
Jun 1992 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 08/077,390, filed on Jun. 17, 1993 U.S. Pat. No. 5,370,094.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
5239505 |
Fazio et al. |
Aug 1993 |
|
5375094 |
Naruke |
Dec 1994 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
77390 |
Jun 1993 |
|