(1) Field of the Invention
The present invention relates to methods used to fabricate semiconductor devices and more specifically to a method used to form multi-gate oxide layers on a semiconductor substrate.
(2) Description of Prior Art
Specific semiconductor devices designed to provide dual voltage applications, particularly for the deep sub-micron technology, are achieved using two different gate insulator layer thicknesses, sometimes referred to as a dual gate oxide technology. However the process sequences used to form dual gate insulator layers can result in unwanted device leakage phenomena. For example a process used to form two different gate insulator layers entails growth of a first insulator layer on the entire surface of a semiconductor substrate, followed by removal of the first insulator layer from a second portion of the semiconductor substrate, so that the second portion of semiconductor substrate can be available to subsequently accommodate a second insulator layer. This requires masking of the first insulator layer located on a first portion of the semiconductor substrate during the removal procedure, usually accomplished using a photoresist shape as mask. However the procedure used to subsequently remove the photoresist mask from the underlying first insulator layer can result in damage to the now exposed second portion of semiconductor substrate, resulting in a second insulator layer of inferior quality grown on the second portion of semiconductor substrate.
The present invention will describe a novel process sequence in which dual gate oxide layers are employed. The present invention however will describe a process for removal of a photoresist masking shape in which a bare portion of semiconductor surface to be used to accommodate a subsequently grown gate oxide layer, is not subjected to damaging components of the photoresist stripping procedure. Prior art such as Ohmi et al in U.S. Pat. No. 5,858,106, Tsuji in U.S. Pat. No. 5,454,901, and Chung et al in U.S. Pat. No. 6,513,538 B2, describe methods of cleaning surfaces of semiconductor materials, however none of the above prior art feature the novel procedure described in the present invention in which the bare portion of semiconductor surface is not exposed to damaging wet chemical components of the photoresist strip procedure.
It is an object of this invention to fabricate a device featuring two or more gate insulator layer thicknesses on a semiconductor substrate.
It is another object of this invention to use a photoresist shape to protect a first gate insulator layer located on first portions of a semiconductor substrate, during the wet etch removal of the same first insulator layer from second portions of a semiconductor substrate, wherein the second portions of the semiconductor substrate are to be used to subsequently accommodate a second insulator layer.
It is still another object of this invention to protect the bare, second portions of the semiconductor substrate from damaging components of the photoresist shape removal procedure via the addition of a ozone water component to the photoresist strip recipe.
In accordance with the present invention a method of forming multiple gate insulator layers on the same semiconductor substrate wherein the bare surface of a second section of semiconductor substrate is protected from a procedure used to remove a photoresist masking shape from a gate insulator layer overlying a first section of the semiconductor substrate, is described. After growth of a first insulator layer on the entire surface of a semiconductor substrate a photoresist shape is formed on a portion of the first insulator layer allowing a wet etch procedure to remove the unprotected portion of the first gate insulator layer exposing a bare semiconductor surface in a second section of the semiconductor substrate. Removal of the photoresist masking shape is next accomplished using an ozone water chemistry followed by a hydrogen peroxide-sulfuric acid procedure. The ozone water cycle results in formation of a thin, saturated oxide layer on the exposed surface of semiconductor substrate, while partially removing the photoresist masking shape. The subsequent sulfuric acid-hydrogen peroxide procedure completely removes the remaining photoresist masking shape with the saturated oxide layer protecting the semiconductor surface from the sulfuric acid-hydrogen peroxide procedure. A second insulator layer is grown on the bare semiconductor surface in the second section of semiconductor substrate, while the same insulator growth procedure results in an increase in thickness for the first insulator layer located in the first section of the semiconductor substrate.
The object and other advantages of this invention are best described in the preferred embodiments with reference to the attached drawings that include:
The method of fabricating multiple gate insulator layers on the same semiconductor substrate wherein the bare surface of a second section of semiconductor substrate, to be used to accommodate a subsequent second gate insulator layer, is protected from a procedure used to remove a photoresist masking shape from a first gate insulator layer overlying a first section of the semiconductor substrate, will now be described in detail. Semiconductor substrate 1, comprised of single crystalline silicon featuring a <100> crystallographic orientation, is used. Gate insulator layer 2a, shown schematically in
Removal of photoresist shape 3, is next addressed and schematically described in
A two stage procedure is now employed to remove photoresist shape 3. First ozone gas 4, dissolved in de-ionized water is used to partially remove photoresist shape 3, however more importantly forming thin silicon oxide layer 5, on the exposed portions of semiconductor substrate 1. The conditions used for the ozone cycle, performed at a temperature between about 20 to 50° C., employing between about 5 to 30 ppm ozone, results in silicon oxide layer 5, at a thickness between about 8 to 10 Angstroms being formed on the exposed portions of semiconductor substrate 1. Next complete removal of photoresist shape 3, as well as any photoresist residues, are accomplished via of SPM employed at a temperature between about 110 to 150° C. Thin silicon oxide layer 5, protected the previously bare portions of semiconductor substrate 1, during the SPM procedure. The result of the two stage photoresist removal procedure is schematically shown in
Formation of gate insulator layer 6, or the thin gate insulator layer component of a dual gate insulator device, is next addressed and schematically described in
Conductive gate structures 7, shown schematically in
While this invention has been particularly shown and described with reference to, the preferred embodiments thereof, it will be understood by those skilled in the art that various changes in form and details may be made without departing from the spirit and scope of this invention.