1. Field of Invention
The present invention relates to an ohmic contact structure and a semiconductor device having the ohmic contact, especially an ohmic contact structure having micro-structures so that the heat treatment temperature required for forming an ohmic contact is reduced, and a semiconductor device having the ohmic contact.
2. Description of Related Art
According to this prior art, a high temperature thermal annealing step is used to form the ohmic contact between the conductive layer 13 and the semiconductor substrate 11, wherein the high temperature can be as high as 850° C. or even more (for example when the conductive layer is made of titanium or aluminum). The high temperature thermal annealing step could change the impurity distribution or the crystalline structure, to cause an unpredictable result. Therefore, the high temperature thermal annealing step causes an inconvenience in process integration, that is, any process which is sensitive to high temperature should be arranged later than the high temperature thermal annealing step. Besides, this prior art requires high temperature equipment, which has high cost and low throughput. In view of the above, the high temperature thermal annealing step causes a lot of inconveniences. It is desired to reduce the risk and inconveniences caused by the high temperature thermal annealing step while maintaining the ohmic contact quality formed by the conductive layer 13 and the semiconductor substrate 11.
In one perspective of the present invention, an ohmic contact structure is provided. The ohmic contact structure includes a semiconductor substrate which includes a plurality of micro-structures on a top surface thereof, and a conductive layer formed on the micro-structures. An ohmic contact is formed by the conductive layer and the semiconductor substrate.
In one embodiment, the conductive layer comprises a basic layer and a buffer layer, wherein the buffer layer is formed on the semiconductor substrate and the basic layer is on or above the buffer layer, and wherein a portion of the buffer layer fills in or in between the micro-structures.
In one embodiment, the ohmic contact is formed by an alloy or a mutual inter-doping region between the buffer layer and the semiconductor substrate.
In one embodiment, the conductive layer further comprises a barrier layer which is formed between the basic layer and the buffer layer.
In one embodiment, the barrier layer is made of metal, a mixture of metals, or a metal compound.
In one embodiment, the buffer layer is made of a material selected from a IV group element, a mixture of IV group elements, a compound of a IV group element, metal, a mixture of metals, or a metal compound.
In one embodiment, the conductive layer or the basic layer includes a conductive material which is metal, a metal compound, a conductive polymer, or polysilicon.
In one embodiment, each of the micro-structures is a micro-recess or a micro-protrusion which has a size smaller than 10 μm.
In one embodiment, each of the micro-structures has a geometric shape which is cylindrical, rectangular/cubical, or conical.
In one embodiment, the micro-structures are distributed in an array form with a same or different density in different areas on the top surface.
In another perspective of the present invention, a semiconductor device is provided. The semiconductor device includes a first and a second ohmic contact structures, each comprising: a semiconductor substrate having a top surface which includes a plurality of micro-structures; and a conductive layer, formed on the micro-structures, wherein an ohmic contact is formed between the conductive layer and the semiconductor substrate; a current inflow end, coupled to the conductive layer of the first ohmic contact structure; and a current outflow end, coupled to the conductive layer of the second ohmic contact structure.
The objectives, technical details, features, and effects of the present invention will be better understood with regard to the detailed description of the embodiments below, with reference to the drawings.
The drawings as referred to throughout the description of the present invention are for illustrative purpose only, to show the interrelations between the regions and the process steps, but not drawn according to actual scale. The orientation wordings in the description such as: above, under, left, or right are for reference with respect to the drawings, but not for limiting the actual product made according to the present invention.
The micro-structures for example can be micro-recesses for example as shown in
More specifically, the thermal expansion coefficient of germanium is 5.8×10−6° C.−1; the thermal expansion coefficient of silicon is 2.6×10−6° C.−1; and the thermal expansion coefficient of silicon dioxide is 5×10−7° C.−1. When the temperature changes and the buffer layer 22 is made of germanium, the thermal expansion differences between the micro-structures 2111 and the material filling or covering the micro-structures will cause variations in stress; that is, similar to ice, as the stress is higher, the melting point decreases more. When the buffer layer 22 and the micro-structure 2111 begin to melt in their interface, an alloy or a mutual inter-doping region is formed between the buffer layer 22 and the semiconductor substrate 21, which is a major cause for forming the ohmic contact between the buffer layer 22 and the semiconductor substrate 21. According to the present invention, the micro-structures 2111 help to reduce the temperature required for forming the ohmic contact. The necessary temperature for forming the ohmic contact can be much reduced because of the micro-structures 2111, which is one of the major reasons for disposing the micro-structures 2111. Because the micro-structures 2111 are distributed on the top surface 211, the local melting point around the micro-structures 2111 decreases, which causes the global melting point to greatly decrease, and therefore the ohmic contact can be more easily formed between the buffer layer 22 and the semiconductor substrate 21 without requiring to heat the complete buffer layer 22 up to the melting point.
The micro-recesses or micro-protrusions can be designed according to thermal expansion coefficients of the neighboring materials; for example, the material with the higher thermal expansion coefficient can be designed to have the micro-recesses; this arrangement can better decrease the melting point and also reduce a thermal deformation at the interface. As a more specific example, at the interface between germanium and silicon, the micro-protrusions can be arranged at the germanium side and the micro-recesses can be arranged at the silicon side. However, the above arrangement is only an example and the present invention is not limited to the above-mentioned embodiment. By the aforementioned design of the micro-structures 2111, the temperature required for forming the ohmic contact in the semiconductor structure can be reduced to as low as 400° C. (673° K), which is much lower than the prior art. Besides, the process complexity and equipment specification requirement for forming such ohmic contact structure are much reduced according to the present invention. Please note that although the above explanation is referring to the embodiments of
In the aforementioned embodiments, the size of each micro-recess or micro-protrusion is preferably smaller than 10 μm. In a more preferable embodiment, the size of each micro-recess or the micro-protrusion is preferably in nanometer scale, that is, smaller than 1 μm and even more preferably smaller than 100 nm. As the size is smaller, the melting point decreases more and is therefore better.
As explained in the above, the geometric shape of the micro-structures 2111 for example can be cylindrical, rectangular/cubical, or conical. The geometric shapes of the micro-structures 2111 can be designed according to physical or process requirements such as according to stress, alloy ratio/structure, or doping effect. The micro-structures can be distributed on the top surface 21 in an array form with the same or different density in different areas (for example, denser at the central region and looser at the peripheral region, or looser at the central region and denser at the peripheral region, or any regular or irregular distribution).
In one embodiment, the conductive layer 23 or the basic layer 23a is made of a conductive material such as metal (such as aluminum, copper, etc.), a metal compound, a conductive polymer, or polysilicon. In one embodiment, the buffer layer is made of a material selected from a IV group element (such as silicon, germanium, etc.), a mixture of IV group elements, a compound of a IV group element, metal (such as titanium, etc.), a mixture of metals, or a metal compound.
Please refer to
The present invention has been described in considerable detail with reference to certain preferred embodiments thereof. It should be understood that the description is for illustrative purpose, not for limiting the scope of the present invention. Those skilled in this art can readily conceive variations and modifications within the spirit of the present invention. Therefore, all these and other modifications should fall within the scope of the present invention. An embodiment or a claim of the present invention does not need to attain or include all the objectives, advantages or features described in the above. The abstract and the title are provided for assisting searches and not to be read as limitations to the scope of the present invention.