Claims
- 1. An integrated circuit formed on a chip, comprising:
a plurality of modules; common power supply terminals connected to said modules; and capacitive buffers for buffering the power supply associated with each one of said modules, said capacitive buffers having a capacitance set to cover a dynamic current demand of said modules.
- 2. The circuit according to claim 1, which comprises power supply tracks extending from said power supply terminals to supply terminals of said modules, and wherein said capacitive buffers are integrated into said power supply tracks.
- 3. The circuit according to claim 2, wherein said modules are centrally disposed on the chip, and said power supply tracks extend around said modules in an annular shape.
- 4. The circuit according to claim 2, wherein said capacitive buffers are formed underneath said power supply tracks.
- 5. The circuit according to claim 1, wherein said capacitive buffers are on-chip capacitors.
Priority Claims (1)
Number |
Date |
Country |
Kind |
199 47 021.9 |
Sep 1999 |
DE |
|
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a continuation of copending International Application No. PCT/EP00/09458, filed Sep. 27, 2000, which designated the United States.
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/EP00/09458 |
Sep 2000 |
US |
Child |
10113345 |
Apr 2002 |
US |