Claims
- 1. An integrated circuit formed on a chip, comprising:a plurality of modules disposed on the chip; common power supply terminals connected to said modules; power supply tracks extending from said power supply terminals to supply terminals of said modules, and extending around said modules in an annular shape; and capacitive buffers for buffering the power supply associated with each one of said modules, said capacitive buffers being integrated into said power supply tracks and having a capacitance set to cover a dynamic current demand of said modules.
- 2. The circuit according to claim 1, wherein said capacitive buffers are formed underneath said power supply tracks.
- 3. The circuit according to claim 1, wherein said capacitive buffers are on-chip capacitors.
- 4. The circuit according to claim 1, wherein said modules are centrally disposed on the chip.
Priority Claims (1)
Number |
Date |
Country |
Kind |
199 47 021 |
Sep 1999 |
DE |
|
CROSS-REFERENCE TO RELATED APPLICATION
This application is a continuation of copending International Application No. PCT/EP00/09458, filed Sep. 27, 2000, which designated the United States.
US Referenced Citations (6)
Foreign Referenced Citations (12)
Number |
Date |
Country |
195 40 647 |
Oct 1996 |
DE |
197 00 988 |
Jul 1997 |
DE |
19700988 |
Jul 1997 |
DE |
197 36 197 |
Mar 1999 |
DE |
0 926 736 |
Jun 1999 |
EP |
0926736 |
Jun 1999 |
EP |
4326565 |
Nov 1992 |
JP |
04 326 565 |
Nov 1992 |
JP |
09 246 476 |
Sep 1997 |
JP |
9246476 |
Sep 1997 |
JP |
10 150 148 |
Jun 1998 |
JP |
10150148 |
Jun 1998 |
JP |
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/EP00/09458 |
Sep 2000 |
US |
Child |
10/113345 |
|
US |