Claims
- 1. A method of operating a one device non-volatile memory cell that includes a transistor having a body region, a first diffusion region to connect with a bit line, a second diffusion region functioning as a storage node, a channel region extending between the first and second diffusion region, a gate to connect with a word line, a floating plate disposed within a gate insulator stack between the gate and the channel region and ohmically connected to the second diffusion region, and at least one diode connecting the second diffusion region and the body region, the method comprising:
reverse biasing the at least one diode to charge the floating plate; discharging the floating plate; and reading a logic value of the storage node, including determining if a logic high word line turns on the transistor which indicates whether the floating plate is charged or discharged.
- 2. The method of claim 1, wherein discharging the floating plate includes injecting hot hole carriers by avalanche breakdown to neutralize trapped electrons on the floating plate.
- 3. The method of claim 1, wherein discharging the floating plate includes tunneling from the floating plate to the gate.
- 4. The method of claim 1, wherein discharging the floating plate includes tunneling from the floating plate to the body region.
- 5. The method of claim 1, wherein discharging the floating plate includes forward biasing a Schottky diode at an interface between the floating plate and the body region.
- 6. A method of operating a one device non-volatile memory cell that includes a transistor having a body region, a first diffusion region to connect with a bit line, a second diffusion region in the body region functioning as a storage node, a gate to connect with a word line, a floating plate disposed within a gate insulator stack between the gate and the body region and ohmically connected to the second diffusion region, and at least one diode connecting the second diffusion region and the body region, the method comprising:
writing a logic high value to the cell by providing a logic high bit line potential, a logic high word line potential, and a logic low substrate potential to reverse bias the at least one diode to charge the floating plate; writing a logic low value to the cell by providing a logic low bit line potential, a logic low word line potential, and a logic high substrate potential to forward bias the at least one diode to discharge the floating plate; and reading a logic value of the storage node by providing a logic high word line potential and a logic low substrate potential, and by sensing a resulting bit line potential to determine if the logic high word line potential turned on the transistor.
- 7. The method of claim 6, wherein the at least one diode includes a lateral semiconductor junction diode that charges the floating plate to write the logic high value to the cell when a reverse bias potential is applied.
- 8. The method of claim 7, wherein the junction diode includes a p-n+ diode that provides electrons to the floating plate when the p-n+ diode is reversed biased.
- 9. The method of claim 6, wherein the at least one diode includes a Schottky diode that discharges the floating plate when a forward bias potential is applied.
- 10. The method of claim 6, wherein the Schottky diode provides holes to neutralize electrons stored on the floating plate.
- 11. A method of operating a one device non-volatile memory cell that includes a transistor having a body region, a first diffusion region in the body region to connect with a bit line, a second diffusion region in the body region functioning as a storage node, a gate to connect with a word line, a floating plate disposed within a gate insulator stack between the gate and the body region and ohmically connected to the second diffusion region, and at least one diode connecting the second diffusion region and the body region, the method comprising:
writing a logic high value to the cell, including applying a bit line potential of approximately +5 V, a word line potential of approximately 2.5 V, and a substrate potential of approximately 0 V to reverse bias the at least one diode to charge the floating plate; writing a logic low value to the cell, including applying a bit line potential of approximately 0 V, a word line potential of approximately 0 V, and a substrate potential of approximately 2.5 V to forward bias the at least one diode to discharge the floating plate; and reading a logic value of the storage node, including applying a word line potential of approximately 2.5 V and a substrate potential of approximately 0 V, and sensing a resulting bit line potential to determine if the word line potential turned on the transistor.
- 12. The method of claim 11, wherein writing a logic high value to the cell includes reverse biasing a lateral diode formed at an interface between the second diffusion region and the body region.
- 13. A method of fabricating a one-device non-volatile memory cell, comprising:
providing a substrate including a body region; forming a gate insulator stack on the substrate, including forming a floating plate to selectively hold a charge; forming a first diffusion region and a second diffusion region in the substrate to provide a channel region in the substrate between the first diffusion region and the second diffusion region and such that the gate insulator stack opposes the channel region, wherein forming the gate insulator stack and forming the first diffusion region and the second diffusion region includes electrically connecting the floating plate to the second diffusion region; forming at least one diode to connect the substrate to the second diffusion region, and forming a gate such that the gate insulator stack is disposed between the gate and the channel region.
- 14. The method of claim 13, wherein forming at least one diode includes forming a lateral diode at an interface between the second diffusion region and the body region.
- 15. The method of claim 13, wherein forming at least one diode includes forming a Schottky diode at an interface between the floating plate and the body region.
- 16. The method of claim 13, wherein forming at least one diode includes forming a lateral diode at an interface between the second diffusion region and the body region and a Schottky diode at an interface between the floating plate and the body region.
- 17. The method of claim 13, wherein forming a floating plate includes forming a metal silicide layer to contact the second diffusion region, and forming a metal oxide in the gate insulator stack in contact with the metal silicide layer.
- 18. The method of claim 17, wherein forming a metal silicide layer includes forming a transition metal silicide layer, and forming a metal oxide includes forming a transition metal oxide.
- 19. A method of fabricating a one-device non-volatile memory cell, comprising:
providing a substrate, including a body region; forming a gate insulator stack on the substrate, including forming a floating plate to selective hold a charge; forming a first diffusion region and a second diffusion region in the substrate to provide a body region and a channel region between the first diffusion region and the second diffusion region, wherein the gate insulator stack opposes the channel region; forming at least one diode to connect the substrate to the second diffusion region; and forming a gate such that the gate insulator stack is disposed between the gate and the channel region, wherein forming the floating plate includes forming a metal silicide layer to function as the floating plate and to contact the second diffusion region.
- 20. The method of claim 19, wherein forming the floating plate further includes forming a metal oxide layer in the gate insulator stack in contact with the metal silicide layer.
- 21. The method of claim 19, wherein forming at least one diode includes forming a lateral diode at an interface between the second diffusion region and the body region.
- 22. The method of claim 19, wherein forming at least one diode includes forming a Schottky diode at an interface between the floating plate and the body region.
- 23. The method of claim 19, wherein forming at least one diode includes forming a lateral diode at an interface between the second diffusion region and the body region and a Schottky diode at an interface between the floating plate and the body region.
- 24. A method of fabricating a one-device non-volatile memory cell, comprising:
providing a substrate; forming a gate insulator stack on the substrate, including forming a floating plate to selectively hold a charge; forming a first diffusion region and a second diffusion region in the substrate, wherein a channel region is between the first diffusion region and the second diffusion region, the gate insulator stack opposes the channel region; forming a lateral diode to connect the substrate to the second diffusion region; forming a gate such that the gate insulator stack is disposed between the gate and the channel region; and forming a diode to connect the substrate to the second diffusion region, wherein forming the floating plate includes forming a transition metal silicide layer to function as the floating plate, to contact the second diffusion region, and to contact the body region to form a Schottky diode.
- 25. The method of claim 24, wherein forming the floating plate further includes forming a transition metal oxide layer in the gate insulator stack in contact with the transition metal silicide layer.
- 26. A method of fabricating a one device non-volatile memory cell, comprising:
providing a substrate; depositing a first gate oxide layer on the substrate; removing a portion of the gate tunnel oxide layer over a desired second diffusion region; depositing a metal silicide layer on the gate oxide layer such that the metal silicide layer contacts the body layer at the desired second diffusion region and does not extend over a desired first diffusion region; depositing a metal oxide layer on the metal silicide layer; depositing a second tunnel oxide layer on the metal oxide layer; depositing a polysilicon layer on the second gate oxide layer; selectively removing portions of the polysilicon layer to define a gate; and implanting ions to define the desired first diffusion region, the desired second diffusion region, and a body region.
- 27. The method of claim 26, wherein depositing a metal silicide layer includes depositing a transition metal silicide layer.
- 28. The method of claim 26, wherein depositing a metal oxide layer includes depositing a transition metal oxide layer.
- 29. The method of claim 26, wherein depositing a metal silicide layer includes contacting the substrate to form a Schottky diode between the substrate and the metal silicide layer.
- 30. The method of claim 26, wherein implanting ions includes using an asymmetric diffusion mask to form a lateral junction diode between the substrate and the second diffusion region and to form a Schottky diode between the substrate and the metal silicide layer.
- 31. A method of fabricating a one device non-volatile memory cell, comprising:
providing a substrate; depositing a first gate oxide layer on the substrate; removing a portion of the gate tunnel oxide layer over a desired second diffusion region; depositing a transition metal silicide layer on the gate oxide layer such that the transition metal silicide layer contacts the body layer at the desired second diffusion region and does not extend over a desired first diffusion region; depositing a transition metal oxide layer on the transition metal silicide layer; depositing a second tunnel oxide layer on the transition metal oxide layer; depositing a polysilicon layer on the second gate oxide layer; selectively removing portions of the polysilicon layer to define a gate; and implanting ions to define the desired first diffusion region, the desired second diffusion region, and a body region, including using an asymmetric diffusion mask to form a lateral junction diode between the substrate and the second diffusion region and to form a Schottky diode between the substrate and the transition metal silicide layer.
- 32. The method of claim 31, wherein providing a substrate includes providing a P type substrate, and implanting ions includes implanting ions to provide an N+ type first diffusion region and an N+ type second diffusion region.
- 33. The method of claim 31, wherein providing a substrate includes providing an N type substrate, and implanting ions includes implanting ions to provide a P+ type first diffusion region and a P+ type second diffusion region.
- 34. A one-device non-volatile memory cell, comprising:
a substrate; a first diffusion region and a second diffusion region formed in the substrate to provide a body region in the substrate and to provide a channel region between the first diffusion region and the second diffusion region; a gate insulator stack formed on the substrate to oppose the channel region, the gate insulator stack including a floating plate to selectively hold a charge, the floating plate being electrically connected to the second diffusion region; a diode to connect the substrate to the second diffusion region; and a gate, the gate insulator stack being disposed between the gate and the channel region.
- 35. The memory cell of claim 34, wherein the diode includes a lateral diode at an interface between the body region and the second diffusion region.
- 36. The memory cell of claim 35, further comprising a Schottky diode at an interface between the body region and the floating plate.
- 37. The memory cell of claim 34, wherein the floating plate includes a metal silicide layer in contact with the second diffusion region and with the body region, and further includes a metal oxide in the gate insulator stack in contact with the metal silicide layer.
- 38. The memory cell of claim 37, wherein the metal silicide layer includes a transition metal silicide layer and the metal oxide includes a transition metal oxide.
- 39. A memory, comprising:
a plurality of transistors, each transistor having a body region, a first diffusion region in the body region to connect with a bit line, a second diffusion region in the body region to function as a storage node, a channel region between the first and second diffusion regions, a gate to connect with a word line, a floating plate disposed within a gate insulator stack between the gate and the body region, the floating gate to ohmically connect to the second diffusion region, and at least one diode to electrically connect the second diffusion region and the body region; means to charge the floating plate using the at least one diode; means to discharge the floating plate; and means to read a logic value of the storage node.
- 40. The memory of claim 39, wherein:
the at least one diode includes a lateral diode between the body region and the floating plate; and the means to charge the floating plate includes means to reverse bias the lateral diode.
- 41. The memory of claim 39, wherein:
the at least one diode includes a lateral diode between the body region and the floating plate; and the means to charge the floating plate includes means to forward bias the lateral diode.
- 42. The memory of claim 39, wherein:
the at least one diode includes a Schottky diode between the body region and the second diffusion region; and means to discharge the floating plate includes means to forward bias the Schottky diode.
- 43. The memory of claim 39, wherein the means to read a logic value of the storage node includes determining if a logic high word line turns on the transistor.
Parent Case Info
[0001] Cross Reference To Related Applications This application is a Divisional of U.S. application Ser. No. 10/232,848 filed Aug. 30, 2002 which is incorporated herein by reference.
[0002] This application is related to the following commonly assigned U.S. patent applications which are herein incorporated by reference in their entirety: “Scalable Flash/NV Structures & Devices With Enhanced Endurance,” U.S. application Ser. No. 09/944,985, filed on Aug. 30, 2001; “Asymmetric Bandgap Engineered Nonvolatile Memory Device,” U.S. application Ser. No. 10/075,484, filed Feb. 12, 2002; “Memory Utilizing Oxide Nanolaminates,” U.S. application Ser. No. 10/190,717, filed on Jul. 8, 2002; and “One Transistor SOI Non-Volatile Random Access Memory Cell” U.S. application Ser. No. 10/232,846, filed Aug. 30, 2002.
Divisions (1)
|
Number |
Date |
Country |
Parent |
10232848 |
Aug 2002 |
US |
Child |
10788230 |
Feb 2004 |
US |