1. Field of the Invention
The field of the invention is power conversion, or, more specifically, methods and apparatus for operating and manufacturing a DC-DC converter.
2. Description of Related Art
Computer system technology is continually advancing. Data centers, for example, now include hundreds or thousands of servers. Given the number of servers in a data center, decreasing the physical size or ‘footprint’ of the servers is a top priority for server system and server component designers. One area of focus, for example, is in reducing the size of Direct Current (‘DC’)-DC converters that distribute DC power amongst components of servers and the like.
In current art, reducing the size of such DC-DC converters is limited, at least in part, by the need for a plurality output inductors and a filter capacitor. Some DC-DC converters of the prior art have implemented designs to somewhat reduce the physical footprint of the inductors and the capacitor by utilizing a single magnetic core for multiple inductors, or a multiple magnetic core coupled to behave as one single unit—an implementation of an indirectly coupled inductor.
The example DC-DC converter (100) of
Coupled inductors come in two forms: indirectly coupled and directly coupled. The dots depicted in the example of
The example prior art DC-DC converter (100) of
The timing diagram (130) in the example of
Methods, apparatus, and products of operating a DC-DC converter are disclosed in this specification. The DC-DC converter includes: a semiconductor die having a first portion and second portion, the first portion surrounding the second portion, the first portion having a p-type top side and an n-type bottom side, the second portion having an n-type top side and a p-type bottom side; a plurality of micro-power-switching phases including magnetic material, with each phase including: a high-side switch with a control input for activating the high-side switch, the high-side switch implemented in a cell of the n-type top side of the second portion of the semiconductor die; a low-side switch with a control input for activating the low-side switch, the low-side switch implemented in a cell of the p-type top side of the first portion of the semiconductor die; and an output node, the high-side switch and low-side switch electrically coupled to the output node through the magnetic material, where: the output node of each phase extrudes through the magnetic material to form, in each phase, a torodial inductor with a single loop coil, and to form, for the plurality of phases, a directly coupled inductor; the output node of each micro-power-switching phase is coupled to a filter and a load; each high-side switch is configured, when activated, to couple a voltage source to the phase's single loop coil; and the low-side switch of each phase is configured, when activated, to couple the phase's single loop coil to a ground voltage; and the method includes: alternatively activating each switch, where no two switches of any phase are activated at the same time.
Methods of manufacturing such DC-DC converters are also disclosed in this specification and include: providing a semiconductor die having a p-type side and an n-type side, the p-type side including a top side and the n-type side including a bottom side of the semiconductor die; removing an interior portion of the semiconductor die from the interior of the semiconductor die, the removal creating a hole in the semiconductor die defined in shape by an exterior portion not removed from the semiconductor die; flipping the interior portion of the semiconductor die so that the interior portion of the semiconductor die is oriented with the n-type side being the top side and the p-type side being the bottom side; inserting the interior portion into the hole of the semiconductor die; fabricating in the top side of the interior portion a plurality of cells, each cell including a high-side switch having a control input for activating the high-side switch; fabricating in the top side of the exterior portion a plurality of cells, each cell including a low-side switch having a control input for activating the low-side switch; sputtering a magnetic material on the top side of semiconductor die; burrowing a tunnel into the magnetic material for each cell fabricated on the semiconductor die; and applying on the magnetic material and within the burrowed tunnels, conductive material thereby electrically coupling pairs of high-side and low-side switches to the conductive material through the magnetic material, with each pair forming a micro-power-switching phase, where the conductive material forms an output node of the phase, and the conductive material in the burrowed tunnels forms, in each phase, a torodial inductor with a single loop coil and, for the plurality of phases, a directly coupled inductor.
The foregoing and other objects, features and advantages of the invention will be apparent from the following more particular descriptions of exemplary embodiments of the invention as illustrated in the accompanying drawings where like reference numbers generally represent like parts of exemplary embodiments of the invention.
Exemplary methods and apparatus for operating a DC-DC converter in accordance with embodiments of the present invention are described with reference to the accompanying drawings, beginning with
The example identity switching DC-DC converter (200) of
The example identity switching DC-DC converter (200) of
The second power-switching phase (234) of the example identity switching DC-DC converter (200) of
As will occur to readers of skill in the art, each of the switches (202, 204, 206, 208) in the example of
The identity switching DC-DC converter (200) of
The DC-DC converter of
In the example Table 1 above, it can be seen that the control input and associated switches are alternatively activated (represented by a ‘1’ in the table) in a manner that forms an identity of the table. Further, no two switches are activated at the same time. As depicted in Table 1 and the example timing diagram (230) of
A ‘0’ in the table above represents that the switch is tri-stated, 0V, kept in the off position. That is, in embodiments in which the switches are implemented as FETs, no gate drive is applied to the silicon gate. In this way, when not activated, each switch may introduce a high impedance path to the system. As such, each loop coil element is alternatively coupled to the voltage source, the ground voltage, and the high impedance path.
Readers of skill in the art will recognize that the phrase “no two switches are activated at the same time” may be read literally in ideal conditions where the switches are implemented as unidirectional switches with little to no switching response time. In other, less ideal conditions, however—such as implementations in which the switches are implemented as FETs having a body diode—the phrase “no two switches are activated at the same time” means that no two switches are activated at nearly or approximately the same time. That is, the phrase “no two switches are activated at the same time” does not exclude minor overlap, but instead describes switch activation over a much longer time period—the switching period or duty cycle of the switches as a while. Two switches, for example, such as the low-side switch of the first phase and the high-side switch of the second phase may be activated at the same time, but for only for a very short amount of time, in order to fully discharge the body diode of the low-side switch. In such an example, immediately before the low-side switch of the first phase is deactivated, the high-side switch of the second phase may be activated in order to drain current in the body diode. The two switches in this implementation are ‘on’ concurrently for a very minimal amount of time, not representing an appreciable portion of the switching period of the switches. The phrase, “no two switches are activated at the same time,” then, may be thought of relative to switching schemes of the prior art in which two switches are activated concurrently for a very long time during the a switching period or for an entire duty cycle.
In this way, each phase is utilized at a 180 degree offset and each high-side switch for a period of time according to:
where D represents a duty cycle and N represents the number of power-switching phases. Each low-side switch is therefore activated for a period of time according to:
In this way, the number of phases is inversely proportional to the duty cycle of activating the switches—that is, the ‘effective’ duty cycle—and thereby is inversely proportional to the inductance of the directly coupled inductor. Increasing the number of phases, therefore, decreases the inductance.
And the transfer function of the identity switching DC-DC converter (200) of
Operating the example identity switching DC-DC converter (200) of
where f represents the frequency of alternatively activating each switch, LOL represents the open loop inductance of the directly coupled inductor, N represents the number of power-switching phases, VIN represents the voltage of the voltage source and VOUT represents the voltage experienced at the output filter and load.
Each high-side switch (302, 306, 310, 314) includes a control input (326, 330, 334, 338) for activating the switch. Each low-side switch (304, 308, 312, 316) includes a control input (328, 332, 336, 340) for activating the switch. Each pair of phases is connected to a directly coupled inductor (350, 352), an output filter capacitor (356), and a load (358).
The switches in the example identity switching DC-DC converter (300) of
In the example Table 2 above, no two switches are activated concurrently. The second power-switching phase operates an offset of 180 degrees from the first power-switching phase. The fourth power-switching phase operates at an offset of 180 degrees from the third power-switching phase.
For further explanation,
The method of
DC-DC converters configured to operate in accordance with embodiments of the present invention may be implemented in a variety of applications. One application, for example, in which a DC-DC converter configured to operate in accordance with embodiments of the present invention may be implemented, is a power supply for a computer.
In view of the explanations set forth above, readers will recognize that the benefits of operating a DC-DC converter in accordance with embodiments of the present invention include:
The space saving benefits provided by the example DC-DC converters described above, enable such DC-DC converters to be implemented on chip—this is within an integrated circuit or on a silicon die. For further explanation, therefore,
For further explanation,
The example MPS phase (502) of
The output node (504) of the MPS phase (502) of
The high-side switch (the combination of 510, 512, 514) is configured, when activated, to couple a voltage source (not shown) to the MPS phase's single loop coil formed by the extrusion of the output node (504) through the magnetic material (508). The low-side switch of the MPS phase (502) in the example of
Turning back to the example chip (500) of
The identity switching DC-DC converter on chip (500) in the example of
The example identity switching DC-DC converter on chip (500) includes but one DC-DC converter formed of 16 integrated MPS phases. In some embodiments, however, the same number of phases may be utilized amongst several different DC-DC converters. That is, one chip may include a plurality of DC-DC converters that operate in accordance with embodiments of the present invention. For further explanation,
For further explanation,
The example DC-DC converters on a chip as described above with respect to
In other embodiments, the high-side switch and low-side switch of a single MPS phase may be implemented in a way that does not require the p-type and n-type material of the switches to be in physical contact with one another. For further explanation, therefore,
The method of
The method of
The method of
Once the interior portion (908) is flipped, the method of
The method of
The method of
The method of
The method of
DC-DC converters, manufactured in accordance with the method described in
In such a DC-DC converter, the output node (922) of each phase extrudes through the magnetic material (918) to form, in each phase, a torodial inductor with a single loop coil, and to form, for the plurality of phases, a directly coupled inductor.
The output node of each micro-power-switching phase may be coupled to a filter and a load and each high-side switch is configured, when activated, to couple a voltage source to the phase's single loop coil while the low-side switch of each phase is configured, when activated, to couple the phase's single loop coil to a ground voltage. The voltage source may be provided as a power source plane at the bottom side of the exterior portion of the semiconductor die, while the ground voltage may be provided by a ground plane implemented at the bottom interior portion of the semiconductor die. Such a DC-DC converter may be operated by alternatively activating each switch, where no two switches of any phase are activated at the same time.
It will be understood from the foregoing description that modifications and changes may be made in various embodiments of the present invention without departing from its true spirit. The descriptions in this specification are for purposes of illustration only and are not to be construed in a limiting sense. The scope of the present invention is limited only by the language of the following claims.
Number | Name | Date | Kind |
---|---|---|---|
3969752 | Martin et al. | Jul 1976 | A |
4139935 | Bertin et al. | Feb 1979 | A |
4193083 | Max | Mar 1980 | A |
4232254 | Haferl | Nov 1980 | A |
4447866 | Reeves | May 1984 | A |
4720667 | Lee et al. | Jan 1988 | A |
4720668 | Lee et al. | Jan 1988 | A |
4785387 | Lee et al. | Nov 1988 | A |
4841220 | Tabisz et al. | Jun 1989 | A |
4851769 | Carpenter et al. | Jul 1989 | A |
4857822 | Tabisz et al. | Aug 1989 | A |
4860184 | Tabisz et al. | Aug 1989 | A |
4866367 | Ridley et al. | Sep 1989 | A |
4866525 | Rodriguez-Cavazos et al. | Sep 1989 | A |
4931716 | Jovanovic et al. | Jun 1990 | A |
4961048 | Banura | Oct 1990 | A |
5063488 | Harada et al. | Nov 1991 | A |
5068776 | Polivka | Nov 1991 | A |
5122728 | Ashley | Jun 1992 | A |
5204809 | Andresen | Apr 1993 | A |
5262930 | Hua et al. | Nov 1993 | A |
5325283 | Farrington et al. | Jun 1994 | A |
5329439 | Borojevic et al. | Jul 1994 | A |
5373432 | Vollin et al. | Dec 1994 | A |
5418702 | Marinus et al. | May 1995 | A |
5418704 | Hua et al. | May 1995 | A |
5432695 | Vlatkovic et al. | Jul 1995 | A |
5442540 | Hua et al. | Aug 1995 | A |
5477858 | Norris et al. | Dec 1995 | A |
5479087 | Wright | Dec 1995 | A |
5486752 | Hua et al. | Jan 1996 | A |
5530396 | Vlatkovic et al. | Jun 1996 | A |
5541828 | Rozman | Jul 1996 | A |
5574636 | Lee et al. | Nov 1996 | A |
5633793 | Lee et al. | May 1997 | A |
5694302 | Faulk | Dec 1997 | A |
5793272 | Burghartz et al. | Aug 1998 | A |
5914572 | Qian et al. | Jun 1999 | A |
5920471 | Rajagopalan et al. | Jul 1999 | A |
5949199 | Qian et al. | Sep 1999 | A |
6018468 | Archer et al. | Jan 2000 | A |
6043634 | Nguyen | Mar 2000 | A |
6057652 | Chen et al. | May 2000 | A |
6114937 | Burghartz et al. | Sep 2000 | A |
6147882 | Huber et al. | Nov 2000 | A |
6211579 | Blair | Apr 2001 | B1 |
6268093 | Kenan et al. | Jul 2001 | B1 |
6330170 | Wang et al. | Dec 2001 | B1 |
6337801 | Li et al. | Jan 2002 | B2 |
6349044 | Canales-Abarca et al. | Feb 2002 | B1 |
6362986 | Schultz et al. | Mar 2002 | B1 |
6414469 | Zhou et al. | Jul 2002 | B1 |
6426666 | Li et al. | Jul 2002 | B1 |
6437999 | Wittenbreder | Aug 2002 | B1 |
6442033 | Liu et al. | Aug 2002 | B1 |
6452815 | Zhu et al. | Sep 2002 | B1 |
6466459 | Guerrera | Oct 2002 | B1 |
6480086 | Kluge et al. | Nov 2002 | B1 |
6531740 | Bosco et al. | Mar 2003 | B2 |
6545450 | Ledenev et al. | Apr 2003 | B1 |
6552565 | Chang et al. | Apr 2003 | B2 |
6552917 | Bourdillon | Apr 2003 | B1 |
6587356 | Zhu et al. | Jul 2003 | B2 |
6590791 | Zhou et al. | Jul 2003 | B1 |
6636430 | Batarseh et al. | Oct 2003 | B1 |
6650217 | Wolf et al. | Nov 2003 | B1 |
6683797 | Zaitsu et al. | Jan 2004 | B2 |
6696803 | Tao et al. | Feb 2004 | B2 |
6696823 | Ledenev et al. | Feb 2004 | B2 |
6710639 | Huang et al. | Mar 2004 | B2 |
6737842 | Bai et al. | May 2004 | B2 |
6757184 | Wei et al. | Jun 2004 | B2 |
6781853 | Xu et al. | Aug 2004 | B2 |
6784644 | Xu et al. | Aug 2004 | B2 |
6800985 | Baker et al. | Oct 2004 | B2 |
6815937 | Poon et al. | Nov 2004 | B2 |
6819574 | Xu et al. | Nov 2004 | B2 |
6834002 | Yang | Dec 2004 | B2 |
6859372 | Xu et al. | Feb 2005 | B2 |
6876556 | Zhu et al. | Apr 2005 | B2 |
6933541 | Huang | Aug 2005 | B1 |
6944033 | Xu et al. | Sep 2005 | B1 |
6952335 | Huang et al. | Oct 2005 | B2 |
6989997 | Xu et al. | Jan 2006 | B2 |
7016203 | Xu et al. | Mar 2006 | B2 |
7046527 | West | May 2006 | B2 |
7071660 | Xu et al. | Jul 2006 | B2 |
7106035 | Sep 2006 | B2 | |
7109838 | Brennan et al. | Sep 2006 | B2 |
7132820 | Walters et al. | Nov 2006 | B2 |
7161335 | Wei et al. | Jan 2007 | B2 |
7180389 | Wang et al. | Feb 2007 | B2 |
7184281 | Ren et al. | Feb 2007 | B2 |
7196914 | Ren et al. | Mar 2007 | B2 |
7199695 | Zhou et al. | Apr 2007 | B1 |
7233132 | Dong et al. | Jun 2007 | B1 |
7254047 | Ren et al. | Aug 2007 | B2 |
7265525 | Xu et al. | Sep 2007 | B2 |
7304867 | Usui | Dec 2007 | B2 |
7317305 | Stratakos et al. | Jan 2008 | B1 |
7352269 | Li et al. | Apr 2008 | B2 |
7358710 | Luo et al. | Apr 2008 | B2 |
7391165 | Lee et al. | Jun 2008 | B2 |
7447924 | May | Nov 2008 | B2 |
7498782 | Nguyen | Mar 2009 | B2 |
7498920 | Sullivan et al. | Mar 2009 | B2 |
7525408 | Li et al. | Apr 2009 | B1 |
7528625 | Ozasa et al. | May 2009 | B2 |
7531407 | Clevenger et al. | May 2009 | B2 |
7545208 | Rodriguez | Jun 2009 | B2 |
7548137 | Wang et al. | Jun 2009 | B2 |
7554423 | Wang et al. | Jun 2009 | B2 |
7560833 | Strzalkowski et al. | Jul 2009 | B2 |
7560912 | Xu et al. | Jul 2009 | B2 |
7569875 | Suzuki et al. | Aug 2009 | B2 |
7570037 | Li et al. | Aug 2009 | B2 |
7583065 | Xu et al. | Sep 2009 | B2 |
7602154 | Fu et al. | Oct 2009 | B2 |
7602159 | Wang et al. | Oct 2009 | B2 |
7605572 | Xu et al. | Oct 2009 | B2 |
7613020 | Nukisato et al. | Nov 2009 | B2 |
7638988 | Lim et al. | Dec 2009 | B2 |
7649434 | Xu et al. | Jan 2010 | B2 |
7705577 | Li et al. | Apr 2010 | B2 |
7742318 | Fu et al. | Jun 2010 | B2 |
7746041 | Xu et al. | Jun 2010 | B2 |
7746209 | Li et al. | Jun 2010 | B1 |
7746675 | Wang et al. | Jun 2010 | B2 |
7772955 | Li et al. | Aug 2010 | B1 |
7791321 | Xu et al. | Sep 2010 | B2 |
7800922 | Takayanagi et al. | Sep 2010 | B2 |
7804281 | Wang et al. | Sep 2010 | B2 |
7821375 | Dong et al. | Oct 2010 | B2 |
7859238 | Stratakos et al. | Dec 2010 | B1 |
7864016 | Li et al. | Jan 2011 | B1 |
7872886 | Xu et al. | Jan 2011 | B2 |
7893669 | Osterhout et al. | Feb 2011 | B2 |
7893806 | Li et al. | Feb 2011 | B1 |
7898379 | Stratakos et al. | Mar 2011 | B1 |
7932800 | Lim et al. | Apr 2011 | B2 |
7965165 | Ikriannikov et al. | Jun 2011 | B2 |
7977763 | Lin et al. | Jul 2011 | B2 |
7982441 | Crowther et al. | Jul 2011 | B2 |
7994888 | Ikriannikov | Aug 2011 | B2 |
8030908 | Huang | Oct 2011 | B2 |
8044645 | Zambetti et al. | Oct 2011 | B2 |
8053890 | Puma et al. | Nov 2011 | B2 |
8072200 | Qiu et al. | Dec 2011 | B1 |
8208878 | Hardy et al. | Jun 2012 | B1 |
8238122 | Torrico-Bascope et al. | Aug 2012 | B2 |
8350658 | Stratakos et al. | Jan 2013 | B1 |
8416043 | Ikriannikov | Apr 2013 | B2 |
8576000 | Kim et al. | Nov 2013 | B2 |
8592966 | Wood et al. | Nov 2013 | B2 |
8957514 | Barnette | Feb 2015 | B1 |
20020096697 | Tihanyi | Jul 2002 | A1 |
20050225307 | Sato et al. | Oct 2005 | A1 |
20060291260 | Nakashima | Dec 2006 | A1 |
20070195563 | Shiraishi et al. | Aug 2007 | A1 |
20080067990 | Wei | Mar 2008 | A1 |
20090086514 | Fornage et al. | Apr 2009 | A1 |
20100127683 | Uno et al. | May 2010 | A1 |
20110043173 | Blaumeiser et al. | Feb 2011 | A1 |
20110090716 | Asuke et al. | Apr 2011 | A1 |
20110133716 | Cheung et al. | Jun 2011 | A1 |
20110248812 | Hu et al. | Oct 2011 | A1 |
20110279100 | Ikriannikov | Nov 2011 | A1 |
20110313749 | Wu | Dec 2011 | A1 |
20120002446 | Madawala et al. | Jan 2012 | A1 |
20130141199 | Hayes et al. | Jun 2013 | A1 |
20130154590 | Ragona et al. | Jun 2013 | A1 |
20130154595 | Drinovsky | Jun 2013 | A1 |
20130221885 | Hunter | Aug 2013 | A1 |
20130229830 | Barnette et al. | Sep 2013 | A1 |
20130229831 | Barnette et al. | Sep 2013 | A1 |
20140132234 | Barnette et al. | May 2014 | A1 |
20140132237 | Barnette et al. | May 2014 | A1 |
20140145688 | Ikriannikov | May 2014 | A1 |
Number | Date | Country |
---|---|---|
2484010 | Mar 2012 | GB |
55-111664 | Aug 1980 | JP |
05-022935 | Jan 1993 | JP |
02012-060854 | Mar 2012 | JP |
271917 | Jan 2007 | TW |
WO 2010002906 | Jan 2010 | WO |
Entry |
---|
Padiyar, U.H., et al., “A System Level Solution to Improve VRM Efficiency”, IEEE International Conference on Industrial Technology, Feb. 10-13, 2009, pp. 1-5, IEEE, USA, Digital Object Identifier: 10.1109/ICIT.2009.4939661. |
Sullivan, C. R., “Computationally Efficient Winding Loss Calculation with Multiple Windings, Arbitrary Waveforms and Two- or Three-Dimensional Field Geometry”, IEEE Transactions on Power Electronics, Jan. 2001, pp. 142-150, vol. 16, No. 1, IEEE, USA, Digital Object Identifier: 10.1109/63.903999. |
Kelly, S. et al., “Core Materials for High Frequency VRM Inductors”, Power Electronics Specialists Conference, Jun. 17-21, 2007, pp. 1767-1772, IEEE, USA, Digital Object Identifier: 10.1109/PESC.2007.4342267. |
Prabhakaran, S., et al., “Fabrication of Thin-Film V-Groove Inductors Using Composite Magnetic Materials”, International Workshop on Integrated Power Packaging, Jul. 2000, pp. 102-105, Digital Object Identifier: 10.1109/IWIPP.2000.885191, IEEE, USA. |
Ghahary, A., “Fully Integrated DC-DC Converters”, Power Electronics Technology, Aug. 2004, pp. 24-27, Penton Business Media Inc., Overland Park, KS, USA. |
Park, J., et al., “Fully Integrated Micromachined Inductors With Electroplated Anisotropic Magnetic Cores”, Thirteenth Annual Applied Power Electronics Conference and Exposition, Feb. 15-19, 1998, pp. 379-385 vol. 1, Digital Object Identifier: 10.1109/APEC.1998.647718, IEEE, USA. |
Yao, K., et al., “Design Considerations for VRM Transient Response Based on the Output Impedance”, IEEE Transactions on Power Electronics, Nov. 2003, pp. 1270-1277, vol. 18, No. 6, Digital Object Identifier: 10.1109/TPEL.2003.818824, IEEE, USA. |
Parker, S., “Characterizing Properties of Magnetic Films Deposited on Silicon Wafers”, May 2009, pp. 39-42, Tuscaloosa, AL, USA. |
“Physics Lecture 17—Magnetic Fields cont'd.”, upenn.edu (online), accessed Sep. 7, 2011, 5 pages, URL: http://www.physics.upenn.edu/courses/gladney/phys151/lectures/lecture—mar—07—2003.shtml#tth—sEc8.3. |
Wang, N., et al.,“Micro-fabricated inductors on silicon for DC-DC converters operating at tens MHz”, powersoc.org (online), accessed Feb. 10, 2012, 1 page, URL: http://www.powersoc.org/PwrSOC08/Presentations/Received/Poster%20P12%20-%20Ningning%20Wang%20et%20al.%20-%20Micro-fabricated%20inductors%20on%20silicon%20for%20DC-DC%20converters%20operating%20at%20tens%20of%20MHz.pdf. |
O'Donnell, T., et al., “Microfabricated Inductors for 20 MHz DC-DC Converters”, Twenty-Third Annual IEEE Applied Power Electronics Conference and Exposition, Feb. 24-28, 2008, pp. 689-693, Digital Object Identifier: 10.1109/APEC.2008.4522796, IEEE, USA. |
Phillips, M.D, et al., “A Novel Toroidal Inductor Structure With Through-Hole Vias in Ground Plane”, IEEE Transactions on Microwave Theory and Techniques, Jun. 2006, pp. 1325-1330, vol. 54, No. 4, Digital Object Identifier: 10.1109/TMTT.2006.871352, IEEE, USA. |
Raieszadeh, M.,“High-Q Integrated Inductors on Trenched Silicon Islands”, Thesis, Apr. 12, 2005, pp. 1-92, Georgia Institute of Technology, USA. |
Kelly, S., et al., “Core Materials for High Frequency VRM Inductors”, IEEE Power Electronics Specialists Conference, Jun. 17-21, 2007, pp. 1767-1772, Digital Object Identifier: 10.1109/PESC.2007.4342267, IEEE, Orlando, FL, USA. |
Rincon-Mora, G.A., et al., “How to fully integrate switching DC-DC supplies with inductor multipliers”, EE Times Design, Dec. 18, 2005, pp. 1-3, UBM Electronics, San Francisco, CA, USA. |
“Toroidal Magnetic Field,” hyperphysics.phy-astr.gsu.edu (online), accessed Sep. 7, 2011, 3 pages, URL: http://hyperphysics.phy-astr.gsu.edu/hbase/magnetic/toroid.html. |
Steiner, et al., “A Tuning Transformer for the Automatic Adjustment of Resonant Loop Antennas in RFID Systems”, 2004 IEEE International Conference on Industrial Technology (IEEE ICIT '04), Dec. 2004, pp. 912-916, IEEE, Digital Object Identifier: 10.1109/ICIT.2004.1490196. |
Wegleiter, et al., “Automatic Antenna Tuning Unit to Improve RFID System Performance”, IEEE Transactions on Instrumentation and Measurement, May 2011, pp. 2797-2803 (section III), vol. 60, Issue 8, IEEE, Digital Object Identifier: 10.1109/TIM.2011.2122390. |
Taheri, M., et al., “Analysis and Design of a New Soft Switching Interleaved Converter Using an Integrated Transformer”, 2011 2nd Power Electronics, Drive Systems and Technologies Conference (PEDSTC), Feb. 16-17, 2011, pp. 98-103, IEEE, New York, Digital Object Identifier: 10.1109/PEDSTC.2011.5742505. |
Xuechao, L., et al., “A Non-isolated Voltage Regulator Module With Integrating Coupled-Inductor”, from IEEE 36th Power Electronics Specialists Conference 2005 (PESC '05), Jun. 16, 2005, pp. 438-442, IEEE, New York, Digital Object Identifier: 10.1109/PESC.2005.1581661. |
Cho, et al., “A Novel Transformer Winding for Phase Shift Full Bridge Converter”, 31st International Telecommunications Energy Conference 2009 (INTELEC 2009), Oct. 18-22, 2009, pp. 1-5, IEEE, New York, Digital Object Identifier: 10.1109/INTLEC.2009.5351785. |
Do, H.L., “Interleaved Boost Converter With a Single Magnetic Component”, IET Power Electronics, Aug. 2011, pp. 842-849, vol. 4, Issue. 7, IEEE, United Kingdom, Digital Object Identifier: 10.1049/iet-pel.2010.0256. |
Qian, T., et al., “Coupled Input-Series and Output-Parallel Dual Interleaved Flyback Converter for High Input Voltage Application”, IEEE Transactions on Power Electronics, Jan. 2008, pp. 88-95, vol. 23, Issue. 1, IEEE, New York, Digital Object Identifier: 10.1109/TPEL.2007.911867. |
University of Colorado, Boulder, “The Flyback Converter”, Lecture Notes ECEN 4517: Power Electronics and Photovoltaic Power Systems Laboratory, Department of Electrical and Computer Engineering, Spring 2011, pp. 1-11, University of Colorado, Boulder, CO. |
Dixon, “Inductor and Flyback Transformer Design”, 2001 Magnetics Design Handbook—MAG100A, Mar. 15, 2001, pp. 5-1 to 5-19, Section 5, Texas Instruments Incorporated, Dallas, Texas, USA. |
Dixon Jr, L., “The Effects of Leakage Inductance on Switching Power Supply Performance”, 2001 Magnetics Design Handbook—MAG100A, Mar. 15, 2001, pp. R4 to R7, Texas Instruments Incorporated, Dallas, TX, USA. |
Office Action, U.S. Appl. No. 13/410,395, Apr. 16, 2014. |
Notice of Allowance, U.S. Appl. No. 13/707,727, Apr. 11, 2014. |
Schrom et al., “Feasibility of Monolithic and 3D-Stacked DC-DC Converters for Microprocessors in 90nm Technology Generation”, In Proceedings of the 2004 international ACM Symposium on Low Power Electronics and Design (ISLPED'04), Aug. 2004, ACM New York, NY, USA. |
Sturcken et al., “Design of Coupled Power Inductors with Crossed Anisotropy Magnetic Core for Integrated Power Conversion”, Twenty-Seventh Annual IEEE Applied Power Electronics Conference and Exposition (APEC), Feb. 2012, pp. 417-423, IEEE Xplore Digital Library (online publication), DOI: 10.1109/APEC.2012.6165853. |
Wong, “Performance Improvements of Multi-Channel Interleaving Voltage Regulator Modules with Integrated Coupling Inductors”, PhD Thesis, Mar. 28, 2001, 224 pages, Virginia Polytechnic Institute and State University, Blacksburg, Virginia. |
Pandya et al., “A Simplified Method of Generating Thermal Models for Power MOSFETs”, Eighteenth Annual IEEE Symposium on Semiconductor Thermal Measurement and Management, Mar. 2002, pp. 83-87, IEEE Xplore Digital Library (online publication), DOI: 10.1109/STHERM.2002.991350. |
Wong et al., “A Novel Modeling Concept for Multi-coupling Core Structures”, Sixteenth Annual IEEE Applied Power Electronics Conference and Exposition (APEC), Mar. 2001, pp. 102-108, vol. 1, IEEE Xplore Digital Library (online publication), DOI: 10.1109/APEC.2001.911634. |
Ille et al., “Reliability Aspects of Gate Oxide under ESD Pulse Stress”, 29th Electrical Overstress/Electrostatic Discharge Symposium (EOS/ESD), Sep. 2007, pp. 6A.1-1-6A.1-10, IEEE Xplore Digital Library (online publication), DOI: 10.1109/EOSESD.2007.4401771. |
Pulse, “SMT Power Inductors Power Beads—PA0766NL Series”, Data Sheet, Jul. 2009, 3 pages, pulseeng.com (online publication), URL: http://media.digikey.com/pdf/Data%20Sheets/Pulse%20PDFs/PA0766NL—Series.pdf. |
Goldman, et al., “Analysis and Prediction of Regulation in a Multiple-Output Current-Mode Controlled DC-to-DC Converter”, IEEE Transactions on Aerospace and Electronic Systems, vol. 31, Issue: 2, Apr. 1995, pp. 626-633, Institute of Electrical and Electronics Engineers (IEEE), USA, Digital Object Identifier: 10.1109/7.381911. |
Zhou et al.; “Exploration of On-Chip Switched-Capacitor DC-DC Converter for Multicore Processors Using a Distributed Power Delivery Network”, Custom Integrated Circuits Conference (CICC), Sep. 2011, pp. 1-4, IEEE.org (online), doi: 10.1109/CICC.2011.6055333, URL: http://ieeexplore.ieee.org/stamp/stamp.jsp?tp=&arnumber=6055333&isnumber=6055276. |
Kudva et al.; “Fully-Integrated On-Chip DC-DC Converter With a 450X Output Range”, 2010 IEEE Custom Integrated Circuits Conference (CICC), Sep. 2010, pp. 1-4, IEEE.org (online), doi: 10.1109/CICC.2010.5617588, URL: http://ieeexplore.ieee.org/stamp/stamp.jsp?tp=&arnumber=5617588&isnumber=5617377. |
Garner et al., “The Integration of High-Side and Low-Side LIGBTS on Partial Silicon-On-Insulator”, Solid-State Electronics, vol. 44, Issue 6, Jun. 2000, pp. 929-935, sciencedirect.com (online), doi: 10.1016/S0038-1101(00)00018-6, URL: http://dx.doi.org/10.1016/S0038-1101(00)00018-6. |
Oraw et al., “Lossless DCR Current Sensing for Multi-Winding Coupled Inductors”, IEEE 30th International Telecommunications Energy Conference (INTELEC 2008), Sep. 2008, 6 pages, IEEE Xplore Digital Library (online) (ieeexplore.ieee.org), DOI: 10.1109/INTLEC.2008.4664023. |
Xiao et al., “Parasitic resistance current sensing topology for coupled inductors”, International Journal of Electronics, vol. 96, No. 1, Jan. 2009, pp. 51-61, Taylor & Francis (online) (informaworld.com), DOI: 10.1080/00207210802492336. |
Ikriannikov et al., “Investigation of DCR Current Sensing in Multiphase Voltage Regulators”, Volterra Semiconductor: IBM Power and Cooling Technology Symposium, Oct. 2007, 17 pages, IBM Corporation, USA. |
Xu et al., “Novel Coupled-Inductor Multi-phase VRs”, Twenty Second Annual IEEE Applied Power Electronics Conference (APEC 2007), Feb. 25-Mar. 1, 2007, pp. 113-119, IEEE Xplore Digital Library (online) (ieeexplore.ieee.org), DOI: 10.1109/APEX.2007.357503. |
Dong et al., “DCR Current Sensing Method for Achieving Adaptive Voltage Positioning(AVP) in Voltage Regulators with Coupled Inductors”, 37th IEEE Power Electronics Specialists Conference (PESC '06), Jun. 2006, 7 pages, IEEE Xplore Digital Library (online) (ieeexplore.ieee.org), DOI: 10.1109/PESC.2006.1712003. |
U.S. Appl. No. 14/465,064, Aug. 21, 2014. |
Number | Date | Country | |
---|---|---|---|
20150097615 A1 | Apr 2015 | US |