1. Field of the Invention
The invention relates in general to an operating method and a display panel using the same, and more particularly to an operating method for a multi-bit memory in pixel (MIP) and a display panel using the same.
2. Description of the Related Art
Display devices have been widespread used in a variety of applications, such as lap-top computers, mobile phones, or personal digital assistants. As to a display device, the number of bit, or bit depth is associated with the visual quality of displayed images. As is defined in computer graphics, color depth or bit depth is the number of bits used to represent the color or gray levels of a single pixel in a bitmapped image or video frame buffer. This concept is also known as bits per pixel (BPP), particularly when specified along with the number of bits used. Higher number of bits usually gives a broader range of distinct colors or gray levels.
As an additional feature of display devices, a memory in pixel (MIP), which is considered for reducing power consumption, has a pixel memory which can be used to maintain the gray level of the MIP without new data being provided from a source driver, so that power consumption can be reduced. In general, applying intermediate voltages to a pixel generates a number of gray levels in display. A multi-bit MIP, when being requested to generate a constant gray level, is refreshed by detecting its pixel voltage, which determines which gray level the pixel has, or more generally identifies what kind of image data the pixel is previously stored. At this time, the threshold voltage of switches used in the multi-bit MIP is served as a basic voltage interval at which these intermediate voltages are spaced. If the stored image data can be correctly identified, the multi-bit MIP can be correctly refreshed thereafter.
However, there is a problem with refresh operation of the multi-bit MIP. In the multi-bit MIP, the number of bits is increased by reducing the voltage difference corresponding to two adjacent grey levels, so that more intermediate voltages can be assigned to describe more grey levels, thereby providing an increased number of bits. Due to the manufactured process of the display devices, the threshold voltage variation is diverse with respect to difference display devices. As such, when the voltage difference corresponding to two adjacent grey levels becomes too small, there is a problem with refresh operation that it is critical, sometimes impossible to identify what kind of image data the pixel is stored with. Therefore, the reliability of refresh operation is reduced, resulting in a limited number of bits per pixel.
The invention is directed to an operating method and a display panel using the same, in which the reliability of refresh operation can be increased.
According to an aspect of the present invention, an operating method is provided. The method includes a number of steps. A display panel is provided, and has a pixel element, the pixel element including an n-bit memory, n being a positive integer in accordance with image data. The pixel element is driven by using a k-th data voltage, k being equal to or smaller than 2n, the k-th data voltage ranging between a plurality of data voltages having absolute values in an increasing order. When k is odd, the k-th data voltage has one of positive and negative polarities. When k is even, the k-th data voltage has the other one of positive and negative polarities.
According to another aspect of the present invention, an operating method for use in image data refreshing is provided. The method includes a number of steps. In a first period, a data signal having a first data voltage is provided to selectively refresh the image data of an image data storage capacitor of a pixel element. In a second period, the data signal having a second data voltage is provided to selectively refresh the image data of the image data storage capacitor. The polarity of the second data voltage being opposite to the polarity of the first data voltage. When the image data is of a first image data, the image data of the image data storage capacitor is refreshed during the first period. When the image data is of a second image data which is numerically adjacent with the first image data, the image data of the image data storage capacitor is refreshed during the second period.
According to another aspect of the present invention, a display panel is provided. The display panel includes an active matrix pixel array, a source drive, and a gate driver. The active matrix pixel array includes a number of gate lines, a number of source lines, a number of pixel elements. The source driver drives the source lines. The gate driver drives the gate lines. The pixel elements are arranged in a matrix. Each pixel element is coupled to the corresponding gate line and the corresponding source line. Each pixel element includes an n-bit memory, n being in accordance with image data. The source driver drives the pixel element by using a k-th data voltage, k being equal to or smaller than 2n, the k-th data voltage ranging between a plurality of data voltages having absolute values in an increasing order, wherein when k is odd, the k-th data voltage has one of positive and negative the polarities, and when k is even, the k-th data voltage has the other one of positive and negative polarities.
The above and other aspects of the invention will become better understood with regard to the following detailed description of the preferred but non-limiting embodiment(s). The following description is made with reference to the accompanying drawings.
An operating method and a display panel using the same are provided in a number of exemplary embodiments as follows. In an embodiment, in order for the data voltages used to generate gray levels or colors to be spaced at proper intervals, opposite voltage polarities are used such that the voltage difference corresponding to two adjacent gray levels or colors is increased. In this way, the refresh operation of pixels can be performed in higher reliability. Further description is provided as follows with reference to accompanying drawings.
The active matrix pixel array 110 further includes a number of pixel elements arranged in a matrix, each being coupled to the corresponding gate line and the corresponding source line. As is made as an example, a pixel element P(x,y) includes an image data storage capacitor C, a gate switch T, and a refresh unit 200 according to an embodiment of the invention. The gate switch T has a control terminal coupled to the corresponding gate line Gy, and two data terminals coupled between the corresponding source line Dx and the image data storage capacitor C. The refresh unit 200 is coupled between the corresponding source line Dx and the image data storage capacitor C. The refresh unit 200 refreshes the image data stored in the image data storage capacitor C.
The display panel 100 can be operated at two modes, one of which is, for example, an active mode such as the video mode of the display device, while the other is, for example, a passive or refresh mode such as a standby mode of an electronic device including the display panel 100. When being operated at the active mode, the display panel 100 stores or writes image data in the pixel element P(x,y). When being operated at the refresh mode, the display panel 100 allows the pixel element P(x,y) to refresh its image data, i.e., to maintain the image data which is previously stored in the pixel element P(x,y), thus generating a constant output such as static image over a prolonged period of time.
In
Since the threshold voltage variation is diverse with respect to difference display panels, it is exemplified that there is a wider threshold voltage variation Vth within a range of ±1V in
From the aforementioned description of
In an exemplary embodiment, in addition to the voltages having a single polarity such as a positive polarity, another set of voltages having an opposite, inversed polarity such as a negative polarity is introduced to generate grey levels. Furthermore, as to two voltages which are used to generate adjacent grey levels, they are assigned to have opposite polarities. In this way, the voltage difference corresponding to two gray levels can be increased. An example is made with reference to
Moreover, as to the image data of 00 which is indicative of a corresponding gray level of 0V, its grayscale voltage is exemplified in the example of
Refer to
Among them, a k-th grayscale voltage is assigned to generate a k-th gray level, and can be derived from analysis of exemplary equations as follows:
Vkp=(−1)k·v(k) (1)
Vkn=(−1)k+1·v(k) (2)
where k is an integer between 0 and 2n−1, v(k) is the k-th grayscale voltage in magnitude, Vkp is the k-th grayscale voltage for positive phase, and Vkn is the k-th grayscale voltage for negative phase.
In equations (1) and (2), the grayscale voltages of v(0) to v(2n−1) are expressed in the form of their magnitudes, i.e., they are absolute values. The grayscale voltages of v(0) to v(2n−1) are in an increasing order, e.g., v(0)<v(1)< . . . v(2n−2)<v(2n−1). In a practical example, these grayscale voltages of v(0) to v(2n−1) can be spaced at equal intervals, which establishes the linear relationship between gray levels and grayscale voltages. In another practical example, based on a phenomenon that the transmittance or reflectance response of the liquid crystal to the applied voltage is nonlinear, the grayscale voltages of v(0) to v(2n−1) can also be spaced at unequal intervals. A person having ordinary skill in the art can acknowledge from the description of the equations (1) and (2) that these grayscale voltages of v(0) to v(2n−1) are adjustable, and can be used to meet different requirements.
At least based on the equations (1) and (2), as to a k-th gray level and a (k−1)th gray level, their corresponding grayscale voltages are assigned to have opposite polarities. From another aspect, when k is odd, the k-th grayscale voltage has one of positive and negative polarities, and when k is even, the k-th grayscale voltage has the other one of positive and negative polarities. For example, as can be seen from
In the embodiment shown in
In another embodiment, the display panel is implemented as a birefringence-type color (BRC) liquid crystal display panel where expressed colors of a pixel element are controlled by the applied voltage across the pixel element. More specifically, in this BRC liquid crystal display panel, the coloring state of a pixel itself is changed by utilizing a phenomenon in which the color can be continuously changed in accordance with applied voltages due to the birefringence effect of a liquid crystal cell. In other words, a single pixel of the BRC liquid crystal display device can express various colors when being applied there across different voltages. An example is made with reference to
Refer to
The operation of the pixel element in
As is shown in
In an embodiment, the image data of “10” (Vlg=Vpix−Vcom=4V) can be refreshed while its polarity selectively remained or inversed. In the example of
First, it is assumed that the pixel voltage Vpix is initially 4V and the common voltage Vcom is initially 0V, indicating that the image data stored in the image data storage capacitor C is “10”, i.e., the voltage across the image data storage capacitor C is 4V. First, refer to a time t0 where a sample operation is performed. The sample control signal SAMPLE is enabled at a high level to turn on the first switch 211. Via the turn-on first switch 211, the first terminal CT of capacitive element 220 is biased at substantially the same level of the current pixel voltage Vpix. This means that the pixel voltage Vpix is sampled as a sample voltage Vsample and stored in the capacitive element 220, i.e., Vsample=4V. The enable signal CE is disabled at a first level of, for example, 0V.
Then, refer to a time t1 where a first refresh operation is performed. The data signal SOURCE has a first data voltage LV1 of, for example, 4V at time t1. The enable signal CE is transited from the first level to a second level of, for example, from 0V to 1.5V. The different between the first level and the second level of the enabled signal CE is, in this example, 1.5V, higher than the threshold voltage of the second switch 212, so as to compensate for the threshold voltage of the second switch 212. The enable signal CE pushes up the sample voltage Vsample to about 5.5V (=4V+1.5V) via the capacitive element 220. Between the sample voltage Vsample and the pixel voltage Vpix, there is a voltage difference of 1.5 V (Vsample−Vpix=5.5V−4V) higher than the threshold voltage of 1V of the second switch 212, so that the second switch 212 is turned on. Also, the refresh control signal REFRESH is enabled to turn on the third switch 213. Via the turn-on second and third switches 212 and 213, the first data voltage LV1 (=4V) of the data signal SOURCE is provided to refresh the pixel voltage Vpix of 4V which may have decayed due to TFT leakage current. Meanwhile, the common voltage Vcom is remained at a low level of, for example, 0V. Thus, when the first refresh operation is performed, the refreshed image data at time t1 (“Vpix, Vcom”=“4V, 0V”) has the same polarity as the polarity of the image data at time t0 (“Vpix, Vcom”=“4V, 0V”).
Next, refer to a time t2 where a second refresh operation is performed. The data signal SOURCE has a second voltage LV2 of, for example, 0.5V at time t2. Similarly, the shunt control signal SHUNT has the second voltage of 0.5V. The second voltage LV2 is used to refresh another image data of 0.5V stored in another image data storage capacitor. Between the pixel voltage Vpix and the second voltage LV2 of the shunt control signal SHUNT, there is a voltage difference of 3.5V (Vpix−LV2=4V−0.5V) higher than the threshold voltage of 1V of the fourth switch 214, so that the fourth switch 214 is turned on. Via the turn-on fourth switch 214, the first terminal CT of the capacitive element 220 is biased at the second voltage LV2 of the shunt control signal SHUNT, i.e., Vsample=0.5V. At this time, the second switch 212 is turned off since the voltage difference therebetween is −3.5V (Vsample−Vpix=0.5V−4V), lower than its threshold voltage of 1V. In this way, the second data voltage LV2 (=0.5V) of the data signal SOURCE will not be used to refresh the pixel voltage Vpix of 4V, neither will the third data voltage LV3 (=−2V) and the fourth data voltage LV4 (=−6V) of the data signal SOURCE.
As to the image data of “11”, “01”, and “00” (Vlg=Vpix−Vcom=−6V, +0.5V, and −2V), their operation, thus, can be described similarly with reference to the above-related description of the image data of “10”, and will not be specified for the sake of brevity.
According to the operating method and the display panel disclosed in the embodiment of the invention, opposite voltage polarities are used such that the voltage difference corresponding to two adjacent gray levels or colors is increased. In this way, the refresh operation of pixels can be performed in higher reliability. Therefore, the number of bits per pixel can be increased.
While the invention has been described by way of example and in terms of the preferred embodiment(s), it is to be understood that the invention is not limited thereto. On the contrary, it is intended to cover various modifications and similar arrangements and procedures, and the scope of the appended claims therefore should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements and procedures.
Number | Name | Date | Kind |
---|---|---|---|
20070040785 | Edwards et al. | Feb 2007 | A1 |
20090040174 | Yamashita | Feb 2009 | A1 |
20090128473 | Yamashita et al. | May 2009 | A1 |
20090284500 | Yamashita | Nov 2009 | A1 |
20100001970 | Yamashita | Jan 2010 | A1 |
20100085286 | Yamashita et al. | Apr 2010 | A1 |
Number | Date | Country |
---|---|---|
WO03007286 | Jan 2003 | WO |
WO03009268 | Jan 2003 | WO |
WO2004090854 | Oct 2004 | WO |
Entry |
---|
Yamashita, K., et al., “Dynamic Self-Refreshing Memory-in-Pixel Circuit for Ultra Lowe Power 302ppi LTPD TFT-LCD”, IDW 2010, pp. 257-258. |
Number | Date | Country | |
---|---|---|---|
20130038595 A1 | Feb 2013 | US |