Claims
- 1. An amplifier, comprising:
- (a) a differential input stage having a plurality of transistors arranged in a cascode configuration;
- (b) an isolation stage coupled to said differential input stage, said isolation stage with first and second current sources in series and including at least one bipolar junction transistor; and
- (c) a dummy stage coupled to said differential input stage symmetrically with respect to said isolation stage, said dummy stage with third and fourth current sources in series, said third current source matching said first current source and said fourth current source matching said second current source, said dummy stage further including at least one bipolar junction transistor;
- (d) whereby current source mismatches within said isolation stage between said first current source and said third current source are replicated in said dummy stage and symmetrically applied to said differential input stage.
- 2. An amplifier comprising:
- a bias stage having at least one bipolar junction transistor;
- a dummy isolation stage having at least one bipolar junction transistor;
- a differential input stage having a plurality of transistors arranged in a cascode configuration;
- an isolation stage having at least one bipolar junction transistor; and
- an output stage,
- wherein each of the foregoing stages is connected sequentially, and wherein said dummy isolation stage and said isolation stage have matched mismatched currents.
- 3. The amplifier of claim 2, wherein said dummy isolation stage and said isolation stage comprise matching elements.
- 4. The amplifier of claim 3, wherein said matching elements are two current sources and a buffer field effect transistor.
- 5. An amplifier comprising:
- (a) a differential input pair;
- (b) an isolation stage coupled to said pair, said isolation stage with first and second current sources in series and with a field effect transistor;
- (c) a dummy stage coupled to said pair symmetrically with respect to said isolation stage, said dummy stage with third and fourth current sources in series, said third current source matching said first current source and said fourth current source matching said second current source, said dummy stage further with a field effect transistor;
- (d) an output stage comprising a field effect transistor; and
- (e) wherein said isolation stage including a bipolar transistor connected to drive said output field effect transistor;
- (f) whereby current source mismatches within said isolation stage between said first current source and said third current source are replicated in said dummy stage and symmetrically applied to said pair.
Parent Case Info
This application is a continuation of application Ser. No. 08/280,097, filed on Jul. 25, 1994, now abandoned, which is a division of application Ser. No. 07/874,670, filed on Apr. 27, 1992, now U.S. Pat. No. 5,381,034.
US Referenced Citations (8)
Divisions (1)
|
Number |
Date |
Country |
Parent |
874670 |
Apr 1992 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
280097 |
Jul 1994 |
|