This invention relates to operational amplifiers in general, and voltage regulators in particular.
Operational amplifiers (op-amps) in general, and particularly voltage regulators are circuits that provide analog voltages, generally in integrated circuits, such as memory circuits. In many cases, op-amps provide an output voltage, which is a fixed multiple of an input or reference voltage. In the general case, this input voltage may be a signal whose voltage changes with time, while in the case of a voltage regulator, the input is generally at a fixed DC level.
During steady-state conditions, the currents in transistor M1 and current load element (e.g., resistor divider) I1 are essentially equal, and the output has reached its final value. When the op-amp 7 is turned on, or when the input voltage is changed, the feedback action causes the current in transistor M1 to either increase or decrease, as is appropriate, thereby to ramp output OP to a new steady state. During these transient conditions, the input voltage of transistor M1 may be driven to either the positive (Vdd) or negative (GND) supply rails. Enabling of the regulator and a fast ramp to the steady state value of output OP are of particular interest in voltage regulator applications. Output OP is usually grounded before the op-amp 7 is turned on and needs to be driven to a high positive value quickly. During the transient condition, the input voltage of transistor M1 may be driven to GND.
In general, the current (ID) in transistor M1 is defined by:
where k is a constant, Vgs is the gate-source voltage, Vt is the threshold voltage and W, L are the dimensions of the transistor. During transient conditions, current ID may be several times that of steady-state conditions. As mentioned earlier, in this op-amp architecture, transistor M1 is the weaker stage, and thus is the limiting factor for the fast-ramp to a final output OP.
Transistors M3A and M3B may be NMOS (n-channel metal oxide semiconductor) transistors, whereas transistors M4A and M4B may be PMOS transistors. As is known in the art, a current mirror receives a current at its input, and sources or sinks an identical or multiplied current at its output. Transistor M1 provides current to the connected gate/drain of transistor M3A. Transistor M3B is matched to transistor M3A, having the same, or multiplied dimensions, and since it has the same Vgs voltage, its output current will be identical to (or multiplied by) that of transistor M3A, as in equation (1). This current is further mirrored to OP by the M4A-M4B current mirror. In short, the level of transistor M1 is shifted to the higher voltage level at output OP such that the output OP may be as high as the Vpp supply. This is accomplished by current mirrors, which provide a current path to the OP node.
During the turn-on of the op-amp of
The present invention seeks to provide a circuit and a method that enables the output voltage of an operational amplifier (op-amp) to rise rapidly, without increasing the strength of the inverting stage. The circuit may distinguish between transient and steady-state conditions in its driver stage. During transient conditions, an auxiliary driver circuit may add current to the current path of the driver, thus enabling the output to rise faster. Under steady-state conditions, this auxiliary circuit may be dormant and all of the output current may be provided by the driver.
There is thus provided in accordance with an embodiment of the present invention an operational amplifier comprising an inverting stage transistor that drives current to an output of the operational amplifier through a current path, and an auxiliary transistor that adds transient current to the current path and which remains dormant under steady-state conditions.
In accordance with an embodiment of the present invention the current path current path comprises a direct connection between the inverting stage transistor and the output. Alternatively, the current path comprises a current mirror and/or a folding element connected between the inverting stage transistor and the output.
Further in accordance with an embodiment of the present invention a differential stage is provided whose voltage output is connected to an input of the inverting stage transistor. The inverting stage transistor may have a supply terminal at Vdd and a gate terminal connected to the output of the differential stage. The auxiliary transistor may have its supply terminal connected to a second supply voltage Vsupp, wherein Vsupp<Vdd.
Still further in accordance with an embodiment of the present invention Vsupp is biased such that during steady state conditions, the Vgs voltage across the auxiliary transistor is less than Vt of the auxiliary transistor and negligible current flows through the auxiliary transistor to the output of the amplifier.
The inverting stage and/or auxiliary transistors may comprise either PMOS (p-channel metal oxide semiconductor) transistors or NMOS (n-channel metal oxide semiconductor) transistors.
In accordance with an embodiment of the present invention the inverting stage transistor comprises a PMOS transistor, and the differential stage receives an input voltage, Vref, and outputs to a gate terminal of the inverting stage transistor, a source terminal of the inverting stage transistor is connected to a positive voltage supply, Vdd, a drain terminal of the inverting stage transistor is connected to a current load element, the current load element comprising at least one of a resistive voltage divider, a transistor, a current source, and a diode, the drain terminal of the inverting stage transistor is connected to a capacitive load, an output of the current load element is connected to another input of the differential stage as feedback, a gate terminal of an auxiliary PMOS transistor is connected to the gate of the inverting stage transistor and to the output of the differential stage, the drain terminals of the inverting stage transistor and the auxiliary PMOS transistor are connected to the output of the operational amplifier, and a supply terminal of the auxiliary PMOS transistor is connected to a second supply voltage Vsupp, wherein Vsupp<Vdd, and wherein Vsupp is biased, such that during steady state conditions, the Vgs voltage across the auxiliary PMOS transistor is less than a threshold voltage of the auxiliary PMOS transistor and negligible current flows through the auxiliary PMOS transistor to the output of the amplifier.
There is also provided in accordance with an embodiment of the present invention an operational amplifier comprising an inverting stage PMOS transistor that drives current to an output of the operational amplifier through a current path, and an auxiliary transistor that adds current to the current path during transient conditions, wherein the differential stage receives an input voltage, Vref, and outputs to a gate terminal of the inverting stage PMOS transistor, a source terminal of the inverting stage PMOS transistor is connected to a positive voltage supply, Vdd, a drain terminal of the inverting stage PMOS transistor is connected to a current load element, the current load element comprising at least one of a resistive voltage divider, a transistor, a current source, and a diode, the drain terminal of the inverting stage PMOS transistor is connected to a capacitive load, an output of the current load element is connected to another input of the differential stage as feedback, a gate terminal of an auxiliary PMOS transistor is connected to the gate of the inverting stage PMOS transistor and to the output of the differential stage, the drain terminals of the inverting stage PMOS transistor and the auxiliary PMOS transistor are connected to the output of the operational amplifier, and a supply terminal of the auxiliary PMOS transistor is connected to a second supply voltage Vsupp, wherein Vsupp<Vdd.
There is also provided in accordance with an embodiment of the present invention an operational amplifier comprising an inverting stage transistor that drives current to an output of the operational amplifier through a current path, and an auxiliary circuit that adds current to the current path during transient conditions.
In accordance with an embodiment of the present invention the auxiliary circuit remains dormant under steady-state conditions. Alternatively, the auxiliary circuit may add current under steady-state conditions.
Further in accordance with an embodiment of the present invention the auxiliary circuit may sink or source current in the current path.
Still further in accordance with an embodiment of the present invention the auxiliary circuit comprises a differential pair of transistors (e.g., PMOS transistors) coupled to a current mirror, and a current difference of the differential pair is added to the current path.
Additionally in accordance with an embodiment of the present invention the gate of one transistor of the differential pair is coupled to the gate of the inverting stage transistor and the gate of the other transistor of the differential pair is coupled to a bias.
In accordance with an embodiment of the present invention the auxiliary circuit comprises a pair of transistors whose supply terminals are connected to a supply voltage Vsupp, to which is also connected a current source, the current source being connected to a first supply voltage Vdd, and wherein the gate terminal of a first transistor of the pair of transistors is connected to the gate terminal, PG, of the inverting stage transistor, and the gate terminal of a second transistor of the pair of transistors is fixed at a DC voltage, PG−δ, wherein when PG≧PG−δ, no current is driven to the output of the amplifier, and when PG<PG−δ, at least a portion of the current from the current source is directed to the output of the amplifier.
Further in accordance with an embodiment of the present invention the auxiliary circuit comprises a differential pair of transistors (e.g., PMOS transistors) coupled to a current mirror, and a current difference of the differential pair is added to the current path.
Still further in accordance with an embodiment of the present invention the current from one of the differential pair of transistors is subtracted from the other of the differential pair of transistors by the current mirror, and the current difference is added to the current path of the amplifier.
In accordance with an embodiment of the present invention the operational amplifier further comprises a second voltage supply Vpp, wherein the inverting stage transistor and the auxiliary circuit operate from the first supply voltage Vdd, and wherein the current path is mirrored to a current mirror operating from the second supply voltage Vpp, wherein the output of the operational amplifier is the output of the current mirror. The drain terminal of the first transistor may be connected to the current path.
Further in accordance with an embodiment of the present invention the drain terminal of the first transistor of the pair of transistors is connected to a drain terminal of a first NMOS transistor, and the drain terminal of the second transistor of the pair of transistors is connected to a drain terminal of a second NMOS transistor, wherein gate terminals of the first and second NMOS transistors are connected to one another, and the gate and drain terminals of the second NMOS transistor are connected to one another, and wherein the drain terminal of the first NMOS transistor is connected to a drain terminal of a third NMOS transistor, the gate and drain terminals of the third NMOS transistor being connected to one another, and wherein a gate terminal of the third NMOS transistor is connected to a gate terminal of a fourth NMOS transistor, a drain terminal of the fourth NMOS transistor being connected to the current path of the operational amplifier, and wherein current from the second transistor of the pair of transistors is subtracted from that of the first transistor of the pair of transistors transistor by the first and second NMOS transistors.
Still further in accordance with an embodiment of the present invention the difference in current between the pair of transistors flows through the third NMOS transistor, and is mirrored into the current path by the fourth NMOS transistor, and when PG≧PG−d, the current in the fourth NMOS transistor is negligible, and conversely, when PG<PG−d, the current in the fourth NMOS transistor is significant.
The present invention will be further understood and appreciated from the following detailed description taken in conjunction with the drawing in which:
Reference is now made to
Op-amp 10 may drive an output capacitor CL and a current load element I1 in a manner described hereinabove with reference to FIG. 1. Accordingly, the output of current load element (e.g., resistor divider) I1 may be connected to the second input (the positive input in
The supply terminal of transistor M2A may be connected to a second supply voltage Vsupp, wherein Vsupp<Vdd. Vsupp may be biased such that during steady state conditions, the Vgs voltage across transistor M2A is less than Vt and negligible current flows through transistor M2A to the output. Thus, the presence of transistor M2A may not affect the stability criteria. However, during transient conditions, when PG drops sufficiently, the Vgs of transistor M2A may exceed a threshold, and a large current may be added to the output, which may promote a faster rise to the steady state value of output OP.
In the example illustrated in
In the embodiment of
Reference is now made to
In the illustrated embodiment, auxiliary circuit 20 may comprise transistor M2A, such as the same PMOS transistor shown in
Reference is now made to
In
Reference is now made to
Reference is now made to
Reference is now made to
Reference is now made to
It is appreciated that various features of the invention which are, for clarity, described in the contexts of separate embodiments, may aso be provided in combination in a single embodiment. Conversely, various features of the invention which are, for brevity, described in the context of a single embodiment, may also be provided separately or in any suitable subcombination.
Number | Name | Date | Kind |
---|---|---|---|
4961010 | Davis | Oct 1990 | A |
5029063 | Lingstaedt et al. | Jul 1991 | A |
5081371 | Wong | Jan 1992 | A |
5142495 | Canepa | Aug 1992 | A |
5142496 | Van Buskirk | Aug 1992 | A |
5276646 | Kim et al. | Jan 1994 | A |
5280420 | Rapp | Jan 1994 | A |
5381374 | Shiraishi et al. | Jan 1995 | A |
5534804 | Woo | Jul 1996 | A |
5553030 | Tedrow et al. | Sep 1996 | A |
5559687 | Nicollini et al. | Sep 1996 | A |
5581252 | Thomas | Dec 1996 | A |
5612642 | McClintock | Mar 1997 | A |
5636288 | Bonneville et al. | Jun 1997 | A |
5663907 | Frayer et al. | Sep 1997 | A |
5672959 | Der | Sep 1997 | A |
5675280 | Nomura et al. | Oct 1997 | A |
5708608 | Park et al. | Jan 1998 | A |
5717581 | Canclini | Feb 1998 | A |
5726946 | Yamagata et al. | Mar 1998 | A |
5760634 | Fu | Jun 1998 | A |
5808506 | Tran | Sep 1998 | A |
5815435 | Van Tran | Sep 1998 | A |
5847441 | Cutter et al. | Dec 1998 | A |
5880620 | Gitlin et al. | Mar 1999 | A |
5903031 | Yamada et al. | May 1999 | A |
5910924 | Tanaka et al. | Jun 1999 | A |
5946258 | Evertt et al. | Aug 1999 | A |
5963412 | En | Oct 1999 | A |
6005423 | Schultz | Dec 1999 | A |
6028324 | Su et al. | Feb 2000 | A |
6040610 | Noguchi et al. | Mar 2000 | A |
6064251 | Park | May 2000 | A |
6075402 | Ghilardelli et al. | Jun 2000 | A |
6081456 | Dadashev | Jun 2000 | A |
6094095 | Murray et al. | Jul 2000 | A |
6107862 | Mukainakano et al. | Aug 2000 | A |
6118207 | Ormerod et al. | Sep 2000 | A |
6130572 | Ghilardelli et al. | Oct 2000 | A |
6130574 | Bloch et al. | Oct 2000 | A |
6150800 | Kinoshita et al. | Nov 2000 | A |
6154081 | Pakkala et al. | Nov 2000 | A |
6157242 | Fukui | Dec 2000 | A |
6188211 | Rincon-Mora et al. | Feb 2001 | B1 |
6198342 | Kawai | Mar 2001 | B1 |
6208200 | Arakawa | Mar 2001 | B1 |
6246555 | Tham | Jun 2001 | B1 |
6285614 | Mulatti et al. | Sep 2001 | B1 |
6297974 | Ganesan et al. | Oct 2001 | B1 |
6339556 | Watanabe | Jan 2002 | B1 |
6353356 | Liu | Mar 2002 | B1 |
6356469 | Roohparvar et al. | Mar 2002 | B1 |
6359501 | Lin et al. | Mar 2002 | B2 |
6400209 | Matsuyama et al. | Jun 2002 | B1 |
6433624 | Grossnickle et al. | Aug 2002 | B1 |
6452438 | Li | Sep 2002 | B1 |
6577514 | Shor et al. | Jun 2003 | B2 |
6608526 | Sauer | Aug 2003 | B1 |
6614295 | Tsuchi | Sep 2003 | B2 |
6627555 | Eitan et al. | Sep 2003 | B2 |
6654296 | Jang et al. | Nov 2003 | B2 |
6665769 | Cohen et al. | Dec 2003 | B2 |
6677805 | Shor et al. | Jan 2004 | B2 |
20020145465 | Shor et al. | Oct 2002 | A1 |
20030076159 | Shor et al. | Apr 2003 | A1 |
20030202411 | Yamada | Oct 2003 | A1 |
20040151034 | Shor et al. | Aug 2004 | A1 |
Number | Date | Country |
---|---|---|
0693781 | Jan 1996 | EP |
0 843 398 | May 1998 | EP |
02001118392 | Apr 2001 | JP |
Number | Date | Country | |
---|---|---|---|
20040189385 A1 | Sep 2004 | US |