The present application is based upon and claims priority to Chinese Patent Application No. 201610849253 filed on Sep. 23, 2016, and the entire contents thereof are incorporated herein by reference.
The present disclosure relates to the field of display technology, and more particularly to an output buffer, a method for operating the same, a source driver and a display panel.
In existing source drivers, it is often necessary to implement a converting output of a GAMMA voltage using a large number of CMOS (Complementary Metal Oxide Semiconductor) switches (CMOS), to meet the precision requirements of the DAC (Digital to Analog Converter). In order to save the area of the driver chip, it is necessary to reduce the number of CMOS switches in the digital analog converter. Thus, in the prior art, typically a digital-to-analog converter is used for high-order digital-to-analog conversion, and an output buffer is used for low conversion output.
It should be noted that, information disclosed in the above background portion is provided only for better understanding of the background of the present disclosure, and thus it may contain information that does not form the prior art known by those ordinary skilled in the art.
In order to solve the above problems, the present disclosure provides an output buffer and a method for operating the same, a source driver and a display panel.
Accordingly, the present disclosure provides an output buffer including a matching unit, an input unit and an output unit, wherein the matching unit is connected to a first voltage terminal and the input unit, respectively, the input unit is connected to an input terminal, a second voltage terminal and the output unit, respectively, and the output unit is connected to the output terminal, a first signal terminal, a second signal terminal, a third signal terminal, a fourth signal terminal, and the second voltage terminal, respectively;
the matching unit is configured to output a first control signal by dynamic element matching technique according to an input signal of the first voltage terminal;
the input unit is configured to output a third control signal based on the first control signal and input signals of the input terminal and the second voltage terminal; and
the output unit is configured to control an output signal of the output terminal in accordance with the third control signal and input signals of the first signal terminal, the second signal terminal, the third signal terminal, the fourth signal terminal and the second voltage terminal.
The present disclosure further provides a source driver including any one of the above output buffer.
The present disclosure further provides a display panel including the above source driver.
The present disclosure further provides a method for operating an output buffer including a matching unit, an input unit and an output unit, wherein the matching unit is connected to a first voltage terminal and the input unit, respectively, the input unit is connected to an input terminal, a second voltage terminal and the output unit, respectively, and the output unit is connected to the output terminal, a first signal terminal, a second signal terminal, a third signal terminal, a fourth signal terminal, and the second voltage terminal, respectively;
the method for operating the output buffer including:
outputting, from the matching unit, a first control signal by a dynamic element matching technique according to an input signal of the first voltage terminal;
outputting, from the input unit, a third control signal based on the first control signal and input signals of the input terminal and the second voltage terminal; and
controlling, by the output unit, an output signal of the output terminal according to the third control signal and input signals of the first signal terminal, the second signal terminal, the third signal terminal, the fourth signal terminal, and the second voltage terminal.
It is to be understood that both the foregoing general description and the following detailed description are exemplary and explanatory only and are not restrictive of the invention, as claimed.
This section provides a summary of various implementations or examples of the technology described in the disclosure, and is not a comprehensive disclosure of the full scope or all features of the disclosed technology.
For the purpose of making a better understanding of the implementations of the present disclosure, the output buffer and the method for operating the same, the source driver and the display panel provided in the present disclosure will be described in detail with reference to the accompanying drawings.
In the present embodiment, the matching unit 101 outputs a first control signal by a dynamic element matching technique according to the input signal of the first voltage terminal; the input unit 102 outputs a third control signal based on the first control signal and the input signals of the input terminal and the second voltage terminal; and the output unit 103 controls the output signal of the output terminal according to the third control signal and the input signals of the first signal terminal VB1, the second signal terminal VB2, the third signal terminal VB3, the fourth signal terminal VB4, and the second voltage terminal VDD. According to the implementation of the present embodiment, the input transistors may have the same use probability by generating the dynamic control signal by the dynamic element matching technique and taking turns to assign and use the input transistors according to the dynamic control signal. The same probability of use may counterbalance the process deviation, to avoid the serious imbalance between the input transistors due to the process deviation, thereby improving the linearity of the buffer.
In the present embodiment, the gate electrodes of the first transistor T1, the second transistor T2, the third transistor T3, and the fourth transistor T4 are connected to the input module. The first electrodes of the first transistor T1, the second transistor T2, the third transistor T3, and the fourth transistor T4 are connected to the first node. The second electrodes of the first transistor T1, the second transistor T2, the third transistor T3, and the fourth transistor T4 are connected to the second voltage terminal. The gate electrodes of the fifth transistor T5, the sixth transistor T6, the seventh transistor T7, and the eighth transistor T8 are connected to the input module. The first electrodes of the fifth transistor T5, the sixth transistor T6, the seventh transistor T7, and the eighth transistor T8 are connected to the second node. The second electrodes of the fifth transistor T5, the sixth transistor T6, the seventh transistor T7, and the eighth transistor T8 are connected to the second voltage terminal. The gate electrodes of the ninth transistor T9, the tenth transistor T10, the eleventh transistor T11, and the twelfth transistor T12 are connected to the input module. The first electrodes of the ninth transistor T9, the tenth transistor T10, the eleventh transistor T11, and the twelfth transistor T12 are connected to the third node. The second electrodes of the ninth transistor T9, the tenth transistor T10, the eleventh transistor T11, and the twelfth transistor T12 are grounded. The gate electrodes of the thirteenth transistor T13, the fourteenth transistor T14, the fifteenth transistor T15, and the sixteenth transistor T16 are connected to the input module. The first electrodes of the thirteenth transistor T13, the fourteenth transistor T14, the fifteenth transistor T15, and the sixteenth transistor T16 are connected to the fourth node. The second electrodes of the thirteenth transistor T13, the fourteenth transistor T14, the fifteenth transistor T15, and the sixteenth transistor T16 are grounded.
Referring to
In the present embodiment, the gate electrode of the seventeenth transistor T17 is connected to the fifth node, the first electrode of the seventeenth transistor T17 is connected to the second voltage terminal, and the second electrode of the seventeenth transistor T17 is connected to the third node. The gate electrode of the eighteenth transistor T18 is connected to the fifth node, the first electrode of the eighteenth transistor T18 is connected to the second voltage terminal, and the second electrode of the eighteenth transistor T18 is connected to the fourth node. The gate electrode of the nineteenth transistor T19 is connected to the first signal terminal VB1, the first electrode of the nineteenth transistor T19 is connected to the third node, and the second electrode of the nineteenth transistor T19 is connected to the fifth node. The gate electrode of the twentieth transistor T20 is connected to the first signal terminal VB1, the first electrode of the twentieth transistor T20 is connected to the fourth node, and the second electrode of the twentieth transistor T20 is connected to the sixth node. The gate electrode of the twenty-first transistor T21 is connected to the second signal terminal VB2, the first electrode of the twenty-first transistor T21 is connected to the fifth node, and the second electrode of the twenty-first transistor T21 is connected to the seventh node. The gate electrode of the twenty-second transistor T22 is connected to the second signal terminal VB2, the first electrode of the twenty-second transistor T22 is connected to the sixth node, and the second electrode of the twenty-second transistor T22 is connected to the eighth node.
In the present embodiment, the gate electrode of the twenty-third transistor T23 is connected to the third signal terminal VB3, the first electrode of the twenty-third transistor T23 is connected to the fifth node, and the second electrode of the twenty-third transistor T23 is connected to the seventh node. The gate electrode of the twenty-fourth transistor T24 is connected to the third signal terminal VB3, the first electrode of the twenty-fourth transistor T24 is connected to the sixth node, and the second electrode of the twenty-fourth transistor T24 is connected to the eighth node. The gate electrode of the twenty-fifth transistor T25 is connected to the fourth signal terminal VB4, the first electrode of the twenty-fifth transistor T25 is connected to the seventh node, and the second electrode of the twenty-fifth transistor T25 is connected to the first node. The gate electrode of the twenty-sixth transistor T26 is connected to the fourth signal terminal VB4, the first electrode of the twenty-sixth transistor T26 is connected to the eighth node, and the second electrode of the twenty-sixth transistor T26 is connected to the second node. The gate electrode of the twenty-seventh transistor T27 is connected to the seventh node, the first electrode of the twenty-seventh transistor T27 is connected to the first node, and the second electrode of the twenty-seventh transistor T27 is grounded. The gate electrode of the twenty-eighth transistor T28 is connected to the seventh node, the first electrode of the twenty-eighth transistor T28 is connected to the second node, and the second electrode of the twenty-eighth transistor T28 is grounded. The gate electrode of the twenty-ninth transistor T29 is connected to the sixth node, the first electrode of the twenty-ninth transistor T29 is connected to the second voltage terminal, and the second electrode of the twenty-ninth transistor T29 is connected to the output terminal. The gate electrode of the thirtieth transistor T30 is connected to the eighth node, the first electrode of the thirtieth transistor T30 is connected to the output terminal, and the second electrode of the thirtieth transistor T30 is grounded.
Referring to
In the present embodiment, the first transistor T1, the second transistor T2, the third transistor T3, the fourth transistor T4, the fifth transistor T5, the sixth transistor T6, the seventh transistor T7, and the eighth transistor T8 are P type transistors, The ninth transistor T9, the tenth transistor T10, the eleventh transistor T11, the twelfth transistor T12, the thirteenth transistor T13, the fourteenth transistor T14, the fifteenth transistor T15, and the sixteenth transistor T16 are N type transistors. The seventeenth transistor T17, the eighteenth transistor T18, the nineteenth transistor T19, the twentieth transistor T20, the twenty-first transistor T21, the twenty-second transistor T22, and the twenty-ninth transistor T29 are P type transistors. The twenty-third transistor T23, the twenty-fourth transistor T24, the twenty-fifth transistor T25, the twenty-sixth transistor T26, the twenty-seventh transistor T27, the twenty-eighth transistor T28, and the thirtieth transistor T30 are N type transistors.
Optionally, the first transistor T1, the second transistor T2, the third transistor T3, the fourth transistor T4, the fifth transistor T5, the sixth transistor T6, the seventh transistor T7, and the eighth transistor T8 are N type transistors. The ninth transistor T9, the tenth transistor T10, the eleventh transistor T11, the twelfth transistor T12, the thirteenth transistor T13, the fourteenth transistor T14, the fifteenth transistor T15, and the sixteenth transistor T16 are P type transistors. The seventeenth transistor T17, the eighteenth transistor T18, the nineteenth transistor T19, the twentieth transistor T20, the twenty-first transistor T21, the twenty-second transistor T22, and the twenty-ninth transistor T29 are N type transistors. The twenty-third transistor T23, the twenty-fourth transistor T24, the twenty-fifth transistor T25, the twenty-sixth transistor T26, the twenty-seventh transistor T27, the twenty-eighth transistor T28, and the thirtieth transistor T30 are P type transistors.
In the present embodiment, the converter 301 generates a thermometer code based on an input signal of the first voltage terminal, the pointer generator 302 generates a pointer based on an input signal of the first voltage terminal, and the shift register 303 generates a first control signal based on the thermometer code and the pointer. Referring to
The technical solution provided by the present embodiment can be extended to the M-bit buffer. For the M-bit buffer, the number of element transistors of the control module 201 is 2M+2, and the dynamic element matching circuit outputs the first control signal by the dynamic element matching technique based on the M-bit input data, so that the technical solution of the present disclosure can be extended.
The output buffer provided by the present embodiment includes a matching unit, an input unit, and an output unit. The matching unit is configured to output the first control signal by the dynamic element matching technique according to the input signal of the first voltage terminal. The input unit is configured to output a third control signal based on the first control signal and the input signals of the input terminal and the second voltage terminal. The output unit is configured to control an output signal of the output terminal in accordance with the third control signal and the input signals of the first signal terminal, the second signal terminal, the third signal terminal, the fourth signal terminal and the second voltage terminal. According to the implementation of the present embodiment, the input transistors may have the same use probability by generating the dynamic control signal by the dynamic element matching technique and taking turns to assign and use the input transistors according to the dynamic control signal. The same probability of use may counterbalance the process deviation, to avoid the serious imbalance between the input transistors due to the process deviation, thereby improving the linearity of the buffer.
The present embodiment provides a source driver including the output buffer provided in the first embodiment, and the details thereof can be described with reference to the first embodiment, which will not be repeated herein.
In the source driver provided in the present embodiment, the output buffer includes a matching unit, an input unit, and an output unit. The matching unit is configured to output the first control signal by the dynamic element matching technique according to the input signal of the first voltage terminal. The input unit is configured to output a third control signal based on the first control signal and the input signals of the input terminal and the second voltage terminal. The output unit is configured to control an output signal of the output terminal in accordance with the third control signal and the input signals of the first signal terminal, the second signal terminal, the third signal terminal, the fourth signal terminal and the second voltage terminal. According to the implementation of the present embodiment, the input transistors may have the same use probability by generating the dynamic control signal by the dynamic element matching technique and taking turns to assign and use the input transistors according to the dynamic control signal. The same probability of use may counterbalance the process deviation, to avoid the serious imbalance between the input transistors due to the process deviation, thereby improving the linearity of the buffer.
The present embodiment provides a display panel including the source driver provided in the second embodiment, and the details thereof can be described with reference to the second embodiment, which will not be repeated herein.
In the display panel provided in the present embodiment, the output buffer includes a matching unit, an input unit, and an output unit. The matching unit is configured to output the first control signal by the dynamic element matching technique according to the input signal of the first voltage terminal. The input unit is configured to output a third control signal based on the first control signal and the input signals of the input terminal and the second voltage terminal. The output unit is configured to control an output signal of the output terminal in accordance with the third control signal and the input signals of the first signal terminal, the second signal terminal, the third signal terminal, the fourth signal terminal and the second voltage terminal. According to the implementation of the present embodiment, the input transistors may have the same use probability by generating the dynamic control signal by the dynamic element matching technique and taking turns to assign and use the input transistors according to the dynamic control signal. The same probability of use may counterbalance the process deviation, to avoid the serious imbalance between the input transistors due to the process deviation, thereby improving the linearity of the buffer.
In step 1001, the matching unit outputs the first control signal by a dynamic element matching technique according to the input signal of the first voltage terminal.
In step 1002, the input unit outputs a third control signal based on the first control signal and the input signals of the input terminal and the second voltage terminal.
In the present embodiment, the input unit 102 includes an input module 201 and a control module 202. The input module 201 is connected to the matching unit 101, the input terminal, and the control module 202, respectively, and the control module 202 is connected to the output unit 103 and the second voltage terminal VDD, respectively. The input module 201 makes a selection from different input signals of the input terminal according to the first control signal to output a second control signal. The control module 202 outputs a third control signal according to the second control signal and the input signal of the second voltage terminal. Optionally, the input module 201 is a CMOS switch array, and the matching unit 101 is a dynamic element matching circuit.
In step 1003, the output unit controls the output signal of the output terminal according to the third control signal and the input signals of the first signal terminal VB1, the second signal terminal VB2, the third signal terminal VB3, the fourth signal terminal VB4, and the second voltage terminal.
Referring to
Referring to
In the present embodiment, the converter 301 generates a thermometer code based on an input signal of the first voltage terminal, the pointer generator 302 generates a pointer based on an input signal of the first voltage terminal, and the shift register 303 generates a first control signal based on the thermometer code and the pointer. Referring to
In the method for operating the output buffer according to the present embodiment, the output buffer includes a matching unit, an input unit, and an output unit. The matching unit is configured to output the first control signal by the dynamic element matching technique according to the input signal of the first voltage terminal. The input unit is configured to output a third control signal based on the first control signal and the input signals of the input terminal and the second voltage terminal. The output unit is configured to control an output signal of the output terminal in accordance with the third control signal and the input signals of the first signal terminal, the second signal terminal, the third signal terminal, the fourth signal terminal and the second voltage terminal. According to the implementation of the present embodiment, the input transistors may have the same use probability by generating the dynamic control signal by the dynamic element matching technique and taking turns to assign and use the input transistors according to the dynamic control signal. The same probability of use may counterbalance the process deviation, to avoid the serious imbalance between the input transistors due to the process deviation, thereby improving the linearity of the buffer.
The present disclosure may have the following advantageous effects.
In the output buffer, the method for operating the same, the source driver and the display panel provided in the present disclosure, the output buffer includes a matching unit, an input unit, and an output unit. The matching unit is configured to output the first control signal by the dynamic element matching technique according to the input signal of the first voltage terminal. The input unit is configured to output a third control signal based on the first control signal and the input signals of the input terminal and the second voltage terminal. The output unit is configured to control an output signal of the output terminal in accordance with the third control signal and the input signals of the first signal terminal, the second signal terminal, the third signal terminal, the fourth signal terminal and the second voltage terminal. According to the implementation of the present disclosure, the input transistors may have the same use probability by generating the dynamic control signal by the dynamic element matching technique and taking turns to assign and use the input transistors according to the dynamic control signal. The same probability of use may counterbalance the process deviation, to avoid the serious imbalance between the input transistors due to the process deviation, thereby improving the linearity of the buffer.
It should be appreciated that, the above embodiments are exemplary implementations for illustrating the principle of the present disclosure only, while the present disclosure is not limited thereto. Various modifications and improvements are possible to those of ordinary skill in the art without departing from the spirit and essence of the present disclosure. All these modifications and improvements will also fall into the protection scope of the present disclosure.
Number | Date | Country | Kind |
---|---|---|---|
201610849253.5 | Sep 2016 | CN | national |