Number | Date | Country | Kind |
---|---|---|---|
5-241455 | Sep 1993 | JPX |
This application is a continuation of application Ser. No. 08/274,459 filed Jul. 13, 1994 now abandoned.
Number | Name | Date | Kind |
---|---|---|---|
4698760 | Lembach et al. | Oct 1987 | |
4754408 | Carpenter et al. | Jun 1988 | |
4805113 | Ishii et al. | Feb 1989 | |
4916627 | Hathaway | Apr 1990 | |
4924430 | Zasio et al. | May 1990 | |
4967367 | Piednoir | Oct 1990 | |
5077676 | Johnson et al. | Dec 1991 | |
5218551 | Agrawal et al. | Jun 1993 | |
5220660 | Yoshizawa et al. | Jun 1993 | |
5237514 | Curtin | Aug 1993 | |
5243240 | Murakami et al. | Sep 1993 | |
5333032 | Matsumoto et al. | Jul 1994 | |
5365463 | Donath et al. | Nov 1994 | |
5367469 | Hartoog | Nov 1994 | |
5452228 | Arakawa et al. | Sep 1995 | |
5461576 | Tsay et al. | Oct 1995 | |
5469366 | Yang et al. | Nov 1995 | |
5475607 | Apte et al. | Dec 1995 | |
5576969 | Aoki et al. | Nov 1996 | |
5648913 | Bennett et al. | Jul 1997 |
Entry |
---|
Wolff, Sr. et al., "Power/Timing: Optimization and Layout Techniques for LSI Chips", IBM, pp. 145-164, 1978. |
Hauge et al., "Circuit Placement for Predictable Performance", IEEE, pp. 88-91, 1987. |
Ren-Song Tsay "An Exact Zero-Skew Clock Routing Algorithm," IEEE, pp. 242-249. Feb. 1993. |
Jackson et al "Estimating and Optimization RC Interconnect Delay During Physical Design," IEEE, pp. 869-871. May 1990. |
Number | Date | Country | |
---|---|---|---|
Parent | 274459 | Jul 1994 |