Lee, T. H. et al.: “A 2.5 V CMOS Delay-Locked Loop for an 18 Mbit, 500 Megabyte/s DRAM”, IEEE Journal of Solid-State Circuits, vol. 29, No. 12, Dec. 1994, pp. 1491-1496. |
Tanoi, S. et al.: “A 250-622 MHz Deskew and Jitter-Suppressed Clock Buffer Using Two Loop Architecture”, IEEE Journal of Solid-State Circuits, vol. 31, No. 4, Apr. 1996, pp. 487-493. |
Jung, Y.-J. et al.: “A Dual-Loop Delay-Locked Loop Using Multiple Voltage-Controlled Delay Lines”, IEEE Journal of Solid-State Circuits, vol. 36, No. 5, May 2001, pp. 784-791. |
Moon, Y. et al.: “An All-Analog Multiphase Delay-Locked Loop Using a Replica Delay Line for Wide-Range Operation and Low-Jitter Performance”, IEEE Journal of Solid-State Circuits, vol. 35, No. 3, Mar. 2000, pp. 377-384. |
Sharpe, A. C.: “A 3-State Phase Detector Can Improve Your Next PLL Design”, EDN Magazine, Cahners Publishing Company, Sep. 20, 1976, pp. 224-228. |