Claims
- 1. A phase interpolation method, comprising:
(a) producing a plurality of binary control signals in response to a phase control input; (b) scaling each of a plurality of reference signals into a corresponding component signal in response to a corresponding plurality of binary control signals, wherein each of the reference signals has a distinct phase; and (c) combining the component signals into an output signal having an interpolated phase.
- 2. The method of claim 1, wherein a value of the corresponding binary control signal is a sum of the corresponding binary control signals.
- 3. The method of claim 1, wherein a scaling factor used in the scaling step increases with values of corresponding binary control signals.
- 4. The method of claim 1, wherein each of the component signals has a distinct phase determined by the corresponding reference signal phase.
- 5. The method of claim 1, wherein step (b) comprises:
scaling each reference signal into the corresponding component signal according to a scaling factor; and adjusting the scaling factor in response to values of the corresponding binary control signals.
- 6. The method of claim 1, wherein step (c) comprises summing the component signals into an output signal having an interpolated phase.
- 7. The method of claim 1, wherein step (b) comprises converting a differential reference signal into a corresponding differential component signal; and
wherein step (c) comprises combining the differential component signals into a differential output signal having an interpolated phase.
- 8. The method of claim 1, wherein step (b) comprises converting each of four reference signals into a corresponding component signal in response to a respective plurality of binary control signals, wherein phases of the four reference signals are separated at substantially 90 degrees intervals.
- 9. The method of claim 1, wherein step (a) comprises adjusting the plurality of binary control signals such that the output signal produced in step (c) is phase aligned with a serial data signal.
- 10. A phase interpolation circuit, comprising:
stage controller means for producing binary control signals in response to a phase control input; converting means for scaling each of a plurality of reference signals into a corresponding component signal in response to a corresponding plurality of binary control signals, wherein each of the reference signals has a distinct phase; scaling means, coupled to the converting means, for scaling the reference signals in response to values of the corresponding binary control signals; and combining means for combining the component signals into an output signal having an interpolated phase.
- 11. The circuit of claim 10, wherein a scaling factor used by the scaling means increases with values of the corresponding binary control signals.
- 12. The circuit of claim 10, wherein each of the component signals has a distinct phase determined by the corresponding reference signal phase.
CROSS-REFERENCES TO RELATED APPLICATIONS
[0001] This application is a continuation of U.S. Non-Provisional application Ser. No. 10/346,210, filed Jan. 17, 2003, entitled “Phase Interpolator Device and Method,” which is a continuation of U.S. Non-Provisional application Ser. No. 09/844,266, filed Apr. 30, 2001, entitled “Phase Interpolator Device and Method,” which claims priority to U.S. Provisional Application No. 60/200,813, filed Apr. 28, 2000, entitled “High-Speed Serial Transceiver,” all of which are incorporated herein by reference in their entireties.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60200813 |
Apr 2000 |
US |
Continuations (2)
|
Number |
Date |
Country |
Parent |
10346210 |
Jan 2003 |
US |
Child |
10855392 |
May 2004 |
US |
Parent |
09844266 |
Apr 2001 |
US |
Child |
10346210 |
Jan 2003 |
US |