Claims
- 1. A method for tuning a voltage controlled oscillator (VCO) using a phase lock loop (PLL) in order to lock the VCO to a predetermined frequency using a VCO code having a plurality of bits, comprising the steps of:
(a) placing the PLL in an open loop phase and while in the open loop phase, performing the following steps;
(a1) using linear interpolation to set some of the VCO code's plurality of bits; and (a2) using a successive approximation register (SAR) to set the remaining bits of from amongst the plurality of bits in the VCO code; and (b) placing the PLL in a closed loop phase and while in the closed loop phase:
(b1) completing the VCO frequency locking process by fine tuning the VCO.
- 2. A method as defined in claim 1, wherein in step (a1) the linear interpolation sets one or more of the most-significant bits (MSBs) of the VCO code's plurality of bits.
- 3. A method as defined in claim 1, wherein after step (a) and prior to performing step (b) a phase alignment between a phase detector reference signal (PD_R) and a phase detector VCO signal (PD_V) is performed.
- 4. A method as defined in claim 1, wherein after step (a) and prior to performing step (b):
ensuring that the PLL filter voltage is equal to a reference voltage (Vref) set at the VCO control line in order to avoid the VCO frequency from changing when the PLL is placed in the closed loop phase in step (b), the reference voltage (Vref) is function of the temperature of the circuit.
- 5. A method as defined in claim 1, wherein in step (a1) an N divider count is monitored by a fixed timer divided from a reference counter and when the timer times out, the value remaining in the reference counter provides information about the actual VCO frequency.
- 6. A method as defined in claim 5, wherein in step (a2) a binary search algorithm compares the output of the reference counter to the N divider's overflow and an edge detector detects whether the VCO frequency is faster or slower than a program value and will accordingly increment or decrement the VCO code.
- 7. A method for tuning a voltage controlled oscillator (VCO) using a phase lock loop (PLL) in order to lock the VCO to a predetermined frequency using a VCO code having a plurality of bits, comprising the steps of:
(a) placing the PLL in an open loop phase and while in the open loop phase:
(a1) using a successive approximation register (SAR) to set the plurality of bits in the VCO code; and (b) placing the PLL in a closed loop phase and while in the closed loop phase:
(b1) completing the VCO frequency locking process by fine tuning the VCO.
- 8. A method as defined in claim 7, wherein the plurality of bits in the VCO code are set from most-significant-bit (MSB) to least-significant-bit (LSB) and one bit per clock cycle.
- 9. A method as defined in claim 8, wherein in step (a1) a binary search algorithm compares the output of a reference counter to an N divider's overflow and an edge detector detects whether the VCO frequency is faster or slower than a program value and will accordingly increment or decrement the VCO code.
- 10. A method as defined in claim 7, wherein after step (a) and prior to performing step (b):
ensuring that the PLL filter voltage is equal to a reference voltage (Vref) set at the VCO control line in order to avoid the VCO frequency from changing when the PLL is placed in the closed loop phase in step (b), the reference voltage (Vref) is function of the temperature of the circuit.
- 11. A method for tuning a voltage controlled oscillator (VCO) using a phase lock loop (PLL) in order to lock the VCO to a predetermined frequency using a VCO code having a plurality of bits, comprising the steps of:
(a) placing the PLL in an open loop phase and while in the open loop phase:
(a1) using linear interpolation to set the VCO code's plurality of bits; and (b) placing the PLL in a closed loop phase and while in the closed loop phase:
(b1) completing the VCO frequency locking process by fine tuning the VCO.
- 12. A method as defined in claim 11, wherein in step (a1) an N divider count is monitored by a fixed timer divided from a reference counter and when the timer times out, the value remaining in the reference counter provides information about the actual VCO frequency.
- 13. A method as defined in claim 12, wherein after step (a) and prior to performing step (b):
ensuring that the PLL filter voltage is equal to a reference voltage (Vref) set at the VCO control line in order to avoid the VCO frequency from changing when the PLL is placed in the closed loop phase in step (b), this reference voltage (Vref) is function of the temperature of the circuit.
- 14. A method as defined in claim 12, wherein after step (a) and prior to performing step (b) a phase alignment between a phase detector reference signal (PD_R) and a phase detector VCO signal (PD_V) is performed.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application claims the benefit of U.S. Provisional Application No. 60/226,348, entitled “Very fast lock integer N PLL with hybrid digital coarse VCO tuning and VCO temperature drift compensation”, having attorney docket No. TI-31517PS, and filed on Aug. 18, 2000.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60226348 |
Aug 2000 |
US |