Claims
- 1. In a frequency multiplier providing a first output clock signal to be synchronized to an input clock signal, a method of reducing an overhead of activating the frequency multiplier, the method comprising acts of:
providing the input clock signal having a first frequency to the frequency multiplier; generating the first output clock signal having a second frequency that substantially converges to a target frequency, the target frequency greater than the first frequency, the generation of the first output clock signal determining a beginning of a lock time interval; generating a second output clock signal from the first output clock signal, the second output clock signal having a third frequency that is less than the second frequency and does not exceed the target frequency; determining when the first output clock signal is synchronized with the input clock signal, the determination of synchronization ending the lock time interval; and providing the second output clock signal to at least one clocked component during the lock time interval and providing the first output clock signal to the at least one clocked component after the lock time interval.
- 2. The method of claim 1, wherein the act of generating the second output clock signal includes an act of dividing the second frequency by N.
- 3. The method of claim 2, wherein the act of dividing the second frequency by N includes dividing the second frequency by at least 2.
- 4. The method of claim 1, further comprising an act of detecting when the third frequency exceeds a predetermined threshold frequency.
- 5. The method of claim 4, wherein the act of providing the second output clock signal includes providing the second output to the at least one clocked component only after the third frequency exceeds the predetermined threshold frequency.
- 6. A frequency multiplier comprising:
a comparator to receive an input clock signal, having a first frequency, and a feedback signal, and to provide an error signal indicative of a difference in a first property between the input clock signal and the feedback signal; a signal generator, coupled to the comparator, to provide an output clock signal having a second frequency, the generator adjusting a second property of the output clock signal based on the error signal to reduce the difference in the first property between the input clock signal and the feedback signal; a feedback loop providing the feedback signal, based on the output clock signal, to the comparator, the feedback loop having associated with it a first interval of time to reduce the difference in the first property between the input clock signal and the feedback signal to essentially zero; and means for providing an operative signal, based on the output clock signal, during the first interval of time.
- 7. The frequency multiplier of claim 6, wherein the means for providing an operative signal includes a divider coupled to the output clock signal to reduce the second frequency below a target frequency of the output clock signal.
- 8. The frequency multiplier of claim 7, wherein the means for providing an operative signal includes a detector to determine when the second frequency has exceeded a predetermined threshold frequency.
- 9. The frequency multiplier of claim 8, wherein the predetermined threshold frequency is greater than the first frequency and less than the target frequency.
- 10. The frequency multiplier of claim 8, wherein the means for providing an operative signal prevents a signal from being provided until the detector determines the second frequency has exceeded the predetermined threshold frequency.
- 11. The frequency multiplier of claim 8, wherein the operative clock signal has a frequency above the threshold frequency and below the target frequency.
- 12. The frequency multiplier of claim 11, wherein the first property is phase.
- 13. The frequency multiplier of claim 12, wherein the comparator determines the difference between at least one of a leading edge and a falling edge of the input clock signal and the feedback signal.
- 14. The frequency multiplier of claim 12, wherein the comparator determines the difference between the zero crossings of the input clock signal and the feedback signal.
- 15. The frequency multiplier of claim 12, wherein the second property is frequency.
- 16. The frequency multiplier of claim 12, wherein the second property is a delay of the output clock signal.
- 17. The frequency multiplier of claim 6 in combination with at least one processor.
- 18. The combination of claim 6, wherein the input clock signal is a processor system clock signal.
- 19. The combination of claim 6, wherein the first and second output clock signals are distributed to clocked components of the at least one processor.
- 20. The combination of claim 6, wherein the at least one processor includes a plurality of subsystems, the plurality of subsystems capable of operating at a plurality of frequencies.
- 21. The combination of claim 20, wherein the frequency multiplier provides clock signals to the plurality of subsystems of the at least one processor.
- 22. In a frequency multiplier adapted to provide an output clock signal synchronized to an input clock signal, a method of providing an operative clock signal during a lock time interval of the frequency multiplier, the method comprising acts of:
reducing a phase difference between the input clock signal and the output clock signal to essentially zero in a feedback control loop, the feedback control loop comparing the phase difference between the input clock signal and the output clock signal and adjusting the output clock signal to reduce the phase difference, during the act of reducing the phase difference between the input clock signal and the feedback signal:
dividing a frequency of the output clock signal by N to provide a reduced frequency output clock signal; and providing the reduced frequency output clock signal to the at least one clocked component only after determining that the reduced frequency output clock signal has a frequency that exceeds a predetermined threshold frequency.
- 23. The method of claim 22, wherein a frequency of the output clock signal is adjusted to reduce the phase difference between the input clock signal and the feedback signal.
- 24. The method of claim 22, wherein a delay of the output clock signal is adjusted to reduce the phase difference between the input clock signal and the feedback signal.
- 25. The method of claim 22, wherein determining that the reduced frequency clock signal has a frequency that exceeds a predetermined threshold frequency includes detecting the frequency of the reduced frequency clock signal and comparing the frequency to the predetermined threshold frequency.
- 26. The method of claim 22, further comprising generating the clock signal from a voltage controlled oscillator, the voltage controlled oscillator adjusting a frequency of the output clock signal to reduce the phase difference.
- 27. The method of claim 26, wherein determining that the reduced frequency clock signal has a frequency that exceeds a predetermined threshold frequency includes detecting when the voltage controlled oscillator first generates an output clock signal.
- 28. A frequency multiplier adapted to provide an operative clock signal before an output clock signal has been synchronized to an input clock signal, the frequency multiplier comprising:
a comparator to receive an input clock signal having a first frequency and a feedback signal, the comparator adapted to provide an error signal indicative of a difference in a first property between the input clock signal and the feedback signal; a signal generator coupled to the comparator to provide an output clock signal having a second frequency, the generator adjusting a second property of the output clock signal based on the error signal to reduce the difference in the first property between the input clock signal and the feedback signal; a first divider to reduce the second frequency to generate the feedback clock signal provided to the phase comparator; a second divider to divide the second frequency by N to provide a second output clock signal having a third frequency; and a detector adapted to monitor at least one of the first output clock signal and the second output clock signal, the detector configured to provide the second output clock signal to at least one clocked component only after the detector has determined that the third frequency has exceeded a predetermined threshold frequency, the predetermined threshold frequency greater than the first frequency.
- 29. The frequency multiplier of claim 28, wherein the first divider includes a plurality of stages, each stage having a first divider factor.
- 30. The frequency multiplier of claim 29, wherein the second divider includes at least one of the plurality of stages.
- 31. The frequency multiplier of claim 30, wherein the first divider factor is equal to 2.
- 32. The frequency multiplier of claim 28, wherein the detector monitors the second frequency to determine when the third frequency has exceeded the predetermined threshold frequency.
- 33. The frequency multiplier of claim 28, wherein the detector monitors the third frequency to determine when the third frequency has exceeded the predetermined threshold frequency.
- 34. The frequency multiplier of claim 28, wherein the detector monitors the first output clock signal to detect when the first output clock signal is first generated by the signal generator to determined when the third frequency has exceeded the predetermined threshold frequency.
- 35. The frequency multiplier of claim 28 in combination with at least one processor.
- 36. The combination of claim 35, wherein the input clock signal is a processor system clock signal.
- 37. The combination of claim 35, wherein the first and second output clock signals are distributed to clocked components of the at least one processor.
- 38. The combination of claim 35, wherein the at least one processor includes a plurality of subsystems, the plurality of subsystems capable of operating at a plurality of frequencies.
- 39. The combination of claim 38, wherein the frequency multiplier provides clock signals to the plurality of subsystems of the at least one processor.
RELATED APPLICATIONS
[0001] This application claims the benefit of U.S. Provisional Application No. 60/315,655 under 35 U.S.C. §119(e) filed Aug. 29, 2001, entitled “DIGITAL BASEBAND PROCESSOR,” by Allen, et al. The entirety of the above provisional application is hereby incorporated by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60315655 |
Aug 2001 |
US |