1. Technical Field
The present invention relates generally to phase-locked loop circuitry and more particularly to phase-locked loop filter capacitance with a drag current.
2. Description of Related Art
Filter circuitry may contain capacitors to filter certain frequencies of a signal. Filter circuitry is used in numerous types of electronic circuits. One type of electronic circuit is a phase-locked loop. A phase-locked loop (PLL) is an electronic circuit with a voltage- or current-driven oscillator that is adjusted to match in phase (and thus lock on) the frequency of an input signal. In addition, PLLs are used to generate a signal, modulate or demodulate a signal, reconstitute a signal with less noise, and multiply or divide a frequency. Examples of applications for PLLs include frequency synthesizers for RF local oscillators or digital clock generation, recovery of small signals that otherwise would be lost in noise, lock-in amplifiers, and recovery of clock timing information from a data stream.
The loop filter circuitry 135 low pass filters the charge pump output signal 130 and generates a filtered control signal 140. Voltage controlled oscillator (VCO) circuitry 145 generates an output signal 150 whose frequency is determined by the voltage of the filtered control signal 140. The PLL circuitry 100 loops the output signal 150 back to the PFD circuitry 110 as the feedback signal 160. Optionally, frequency divider circuitry 155 is placed in the feedback path of the loop to generate the feedback signal 160 and to allow the frequency of the output signal 150 to be a multiple of the input signal 105.
An important factor in PLL design is the loop bandwidth. The loop bandwidth describes characteristics of the PLL such as settling behavior and noise transfer functions. A very low loop bandwidth is desirable to achieve good filtering of reference clock noise and feedback divider noise. This is especially important in fractional-N PLL applications where the value of the feedback divide is constantly changing and large amounts of quantization noise may be introduced into the loop. Low bandwidth is also a requirement for loop stability when low reference clock frequencies are used. It is typically desirable for the loop bandwidth to be at least 10 times lower than that of the reference clock frequency. For fractional-N PLLs, the reference clock frequency to bandwidth ratios on the order of 100:1 may be used.
A PLL designer typically has two alternatives to achieve a lower loop bandwidth. First, the charge pump current can be decreased. However, decreasing the charge pump current increases its noise contribution and becomes increasingly difficult to implement at low levels.
The other alternative for lowering the loop bandwidth is increasing the size of the loop filter integration capacitor (i.e., big capacitor). Consequently, one limitation is the overall size of the PLL increases because of the increased size of the capacitor. In
The invention addresses the above problems by providing a phase-locked loop circuitry with drag current circuitry. The phase-locked loop circuitry includes charge pump circuitry, loop filter circuitry, and drag current circuitry. The charge pump circuitry generates a charge pump current based on a phase of an input signal. The loop filter circuitry receives the charge pump current. The drag current circuitry generates a drag current to draw charge in the opposite direction from the charging current from a loop filter integration capacitor in the loop filter circuitry that does not include voltage sensing circuitry.
The drag current may be a fraction of the charge pump current. The drag current may be delivered in discrete time. In some embodiments, the drag current circuitry is located within the charge pump circuitry. The drag current circuitry may comprise a current source and/or a resistor. The loop filter circuitry may comprise a first capacitor from a control voltage to ground, a resistor from the control voltage to an integration node, and the loop filter integration capacitor from the integration node to the ground and the drag current circuitry may be connected to the integration node.
A method for operating phase-locked loop circuitry includes the steps of generating a charge pump current in charge pump circuitry based on a phase of an input signal, receiving the charge pump current into loop filter circuitry, and generating a drag current in drag current circuitry to draw charge in the opposite direction from the charging current from a loop filter integration capacitor in the loop filter circuitry.
When implemented in a PLL, the drag current circuitry advantageously allows a designer to lower the loop bandwidth without lowering the charge pump current or increasing the capacitor area. Additionally, the charge pump current can be at a more easily managed signal current level rather than being lowered to an unmanageable level. Some embodiments implemented in a PLL have a significant improvement in power supply noise rejection. Some embodiments implemented in a PLL also have another advantage of a “fast locking” behavior.
The embodiments discussed herein are illustrative of examples of the present invention. As these embodiments of the present invention are described with reference to illustrations, various modifications or adaptations of the methods and/or specific structures described may become apparent to those skilled in the art. All such modifications, adaptations, or variations that rely upon the teachings of the present invention, and through which these teachings have advanced the art, are considered to be within the scope of the present invention. Hence, these descriptions and drawings should not be considered in a limiting sense, as it is understood that the present invention is in no way limited to only the embodiments illustrated.
The embodiments discussed herein are described in the context of phase-locked loop circuitry. However, other embodiments of the invention may be implemented in any circuit that implements “an integration function”, which can reduce the size of the integration capacitor. Since the integral of current (C) is charge (Q) and Q=CV, both Q and C can be reduced by the same amount and maintain the same voltage (V). Some examples of this circuitry is analog or switched capacitor filter circuitry. Some of this analog or switched capacitor filter circuitry may operate in discrete or continuous time and may be low pass filters.
The capacitor 320 is connected to the control voltage node 315 and ground. The resistor 330 is connected to the control voltage node 315, N1. The resistor 330 is connected to the capacitor 340 at a node called the integration node, N2. The capacitor 340 is also connected to ground. In this example, the capacitor 320 has a capacitance of 17.5 pF, and the capacitor 340 has a capacitance of 40 pF.
Drag current circuitry 350 is connected to the integration node, N2, between the resistor 330 and the capacitor 340. The drag current circuitry 350 is any electrical component, combination of electrical components, or circuitry configured to generate a drag current that directs charge in the opposite direction from the charging current from a capacitor in filter circuitry. A drag current is any flow of electricity that directs charge in the opposite direction of the charging current from a capacitor in filter circuitry. In
For example, with a 90% charge removal, a PLL circuit sees a capacitor (i.e. capacitor 340), which is 10× larger than the actual capacitor needed to implement the big capacitance. Therefore, the capacitor (i.e. capacitor 340) appears to have a capacitance that is multiplied as compared to its actual capacitance. As a result, smaller capacitance can be used in the loop filter circuitry 300. For example, in
In this example depicted in
The switches in the charge pump circuitry which enable the delivery of current I2 to node N2 can be enabled at the exact same time as the switches enabling the delivery of current I1 to node N1. Some embodiments of the charge pump circuitry may include feedback circuitry to ensure that the positive and negative currents are equal in magnitude such as within 1-2% across the allowed control voltage range. The drag current circuitry 350 delivers the drag current in discrete time or continuous time. In discrete time, the drag current circuitry 350 can remove the charge during the sampling period, which has benefits with regards to noise and accuracy.
The loop filter circuitry 300 of
When implemented in a PLL, the drag current circuitry 350 advantageously allows a designer to lower the loop bandwidth without lowering the charge pump current or increasing the capacitor area. Additionally, the charge pump current can be at a more easily managed signal current level rather than being lowered to an unmanageable level.
Some embodiments implemented in a PLL have a significant improvement in power supply noise rejection. A prior art PLL typically rejects supply noise below its loop bandwidth and above the “short circuit” impedance of the small loop filter capacitor (i.e., ripple capacitor). However, in a prior art PLL, the ranges at low loop bandwidth will not overlap if the ripple capacitor is too small and a passband is created where supply noise can reach the output. In contrast, some embodiments have a loop filter short circuit impedance that is reduced below the loop bandwidth without a negative effect on stability. As a result, the entire frequency spectrum of supply noise is filtered out, and jitter is greatly reduced.
Some embodiments implemented in a PLL also have another advantage of a “fast locking” behavior. Prior art low bandwidth PLLs typically take a very long time to acquire phase lock. However, some embodiments reduce the drag current during the acquisition period which effectively increases the bandwidth at a cost of phase margin. In these embodiments, the loop remains stable enough to obtain phase lock at which the full drag current may be resumed to implement the low loop bandwidth.
There are numerous variations and configurations of electrical components such as resistors, capacitors, and current sources that can be used in the drag current circuitry 350 to generate a drag current that directs charge in the opposite direction from the charging current from a capacitor in filter circuitry.
The gate of the PMOS transistor (MP1) 402 is coupled to the drain of the PMOS transistor (MP1) 402 and the gate of the PMOS transistor (MP2) 406. The drain of the PMOS transistor (MP2) 406 is coupled to the drain and the gate of the NMOS transistor (MN1) 408. The source of the NMOS transistor (MN1) 408 is coupled to ground.
The gate of the PMOS transistor (MP2) 406 is coupled to the gate of the PMOS transistor (MP3) 410. The drain of the PMOS transistor (MP3) 410 is coupled to the MOS switch (S1) 412. The MOS switch (S1) 412 is coupled to the output for drag and the MOS switch (S2) 414. The MOS switch (S2) 414 is coupled to the drain of the NMOS transistor (MN2) 416. The gate of the NMOS transistor (MN2) 416 is coupled to the gate of the NMOS transistor (MN1) 408, and the source of the NMOS transistor (MN2) 416 is coupled to ground.
The gate of the PMOS transistor (MP3) 410 is coupled to the gate of the PMOS transistor (MP4) 418. The drain of the PMOS transistor (MP4) 418 is coupled to the MOS switch (S3) 420. The MOS switch (S3) 420 is coupled to the output for Iprimary and the MOS switch (S4) 422. The MOS switch (S4) 422 is coupled to the drain of the NMOS transistor (MN3) 424. The gate of the NMOS transistor (MN3) 424 is coupled to the gate of the NMOS transistor (MN2) 416, and the source of the NMOS transistor (MN3) 424 is coupled to ground.
The current, I1, from the current source 404 is an internally generated reference current. The PMOS transistor (MP1) 402 sets the PMOS gate bias voltage. The PMOS transistor (MP2) mirrors the current I1 down to the NMOS transistors 408, 416, and 424. The NMOS transistor (MN1) sets the NMOS gate bias voltage. The PMOS transistor (MP3) 410 and the NMOS transistor (MN2) 416 generate the drag current, Idrag. The PMOS transistor (MP4) 418 and the NMOS transistor (MN3) 424 generate the primary current, Iprimary. The MOS switch (S1) 412 and the MOS switch (S4) 422 are closed when the primary current is pumping down. The MOS switch (S2) 414 and the MOS switch (S3) 420 are closed when the primary current is pumping up.
In this example in
In
In
The active circuits of
The above description is illustrative and not restrictive. Many variations of the invention will become apparent to those of skill in the art upon review of this disclosure. The scope of the invention should, therefore, be determined not with reference to the above description, but instead should be determined with reference to the appended claims along with their full scope of equivalents.
Number | Name | Date | Kind |
---|---|---|---|
3969678 | Asahara et al. | Jul 1976 | A |
5233314 | McDermott et al. | Aug 1993 | A |
5274601 | Kawahara et al. | Dec 1993 | A |
5362990 | Alvarez et al. | Nov 1994 | A |
5434535 | Tomasini et al. | Jul 1995 | A |
5473283 | Luich | Dec 1995 | A |
5486774 | Douseki et al. | Jan 1996 | A |
5508660 | Gersbach et al. | Apr 1996 | A |
5973552 | Allan | Oct 1999 | A |
6046627 | Itoh et al. | Apr 2000 | A |
6124755 | Parker et al. | Sep 2000 | A |
6160432 | Rhee et al. | Dec 2000 | A |
6278332 | Nelson et al. | Aug 2001 | B1 |
6316987 | Dally et al. | Nov 2001 | B1 |
6329874 | Ye et al. | Dec 2001 | B1 |
6512404 | Ruegg et al. | Jan 2003 | B2 |
6535051 | Kim | Mar 2003 | B2 |
6603340 | Tachimori | Aug 2003 | B2 |
6617936 | Dally et al. | Sep 2003 | B2 |
6631502 | Buffet et al. | Oct 2003 | B2 |
6636098 | Kizer | Oct 2003 | B1 |
6664829 | Hughes | Dec 2003 | B1 |
6667641 | Wang et al. | Dec 2003 | B1 |
6710665 | Maneatis | Mar 2004 | B2 |
6741110 | Roisen | May 2004 | B2 |
6744292 | Chen et al. | Jun 2004 | B2 |
6771114 | Watarai | Aug 2004 | B2 |
6838901 | Sakata et al. | Jan 2005 | B2 |
6853253 | Desortiaux | Feb 2005 | B2 |
6861916 | Dally et al. | Mar 2005 | B2 |
6924992 | Gaudin et al. | Aug 2005 | B2 |
6954511 | Tachimori | Oct 2005 | B2 |
7092689 | Boecker et al. | Aug 2006 | B1 |
7176733 | Haerle | Feb 2007 | B2 |
7339420 | Maeda | Mar 2008 | B2 |
7429854 | Kimura | Sep 2008 | B2 |
20020041196 | Demone et al. | Apr 2002 | A1 |
20020149429 | Sander | Oct 2002 | A1 |
20030189991 | Puccio et al. | Oct 2003 | A1 |
20040057546 | Badets et al. | Mar 2004 | A1 |
20040066220 | Chen | Apr 2004 | A1 |
20040085106 | Jeong | May 2004 | A1 |
20050068076 | Iroaga | Mar 2005 | A1 |
20050195003 | Soe | Sep 2005 | A1 |
20050237120 | Park | Oct 2005 | A1 |
20060017476 | Jung et al. | Jan 2006 | A1 |
20060022727 | Kim | Feb 2006 | A1 |
20060119404 | Yeh | Jun 2006 | A1 |
20070018701 | Abbasi et al. | Jan 2007 | A1 |
20070090882 | Guenais | Apr 2007 | A1 |
Number | Date | Country |
---|---|---|
0405523 | Jan 1991 | EP |
0484059 | May 1992 | EP |
0755120 | Jan 1997 | EP |
1292032 | Mar 2003 | EP |
Number | Date | Country | |
---|---|---|---|
20070247236 A1 | Oct 2007 | US |