| Number | Name | Date | Kind |
|---|---|---|---|
| 3751647 | Maeder et al. | Aug 1973 | A |
| 4791586 | Maeda et al. | Dec 1988 | A |
| 5084824 | Lam et al. | Jan 1992 | A |
| 5438527 | Feldbaumer et al. | Aug 1995 | A |
| 5539652 | Tegethoff | Jul 1996 | A |
| 5754826 | Gamal et al. | May 1998 | A |
| 5773315 | Jarvis | Jun 1998 | A |
| 5953518 | Sugasawara et al. | Sep 1999 | A |
| 6044208 | Papadopoulou et al. | Mar 2000 | A |
| 6063132 | DeCamp et al. | May 2000 | A |
| 6070004 | Prein | May 2000 | A |
| 6169960 | Ehrichs | Jan 2001 | B1 |
| 6210983 | Atchison et al. | Apr 2001 | B1 |
| 6305004 | Tellez et al. | Oct 2001 | B1 |
| 6311139 | Kuroda et al. | Oct 2001 | B1 |
| 6418551 | McKay et al. | Jul 2002 | B1 |
| 6651226 | Houge et al. | Nov 2003 | B2 |
| 20030061583 | Malhotra | Mar 2003 | A1 |
| Number | Date | Country |
|---|---|---|
| 6216249 | Aug 1994 | JP |
| 1024225 | Sep 1998 | JP |
| Entry |
|---|
| Michael Retersdorf, “Yield Focused Defect Reduction Methodology”, 3/99, IEEE/SEMI Advanced Semiconductor Manufacturing Conference, pp. 309-313. |
| K.W. Lallier and A.D. Savkar, “Relating Logic Design to Physical Geometry in LSI Chip”, IBM Technical Disclosure Bulletin, vol. 19 No. 6, Nov. 1976, pp. 2140-2143. |
| C.H. Stapper, “High Yield Semiconductor Logic Wiring”, vol. 30 No. 11 Apr. 1988, IBM Technical Disclosure Bulletin, pp. 366-367. |
| D.Guedj and M. Rivier, “Method to Computer the Random Photo Yield of Integrated Circuits”, vol. 32, No. 7, Dec. 1989, IBM Technical Disclosure Bulletin, pp. 242-244. |