IEE Journal of Solid-State Circuits, vol. 27, No. 11, Nov., 1992. Title: A 100-MHz 4-Mb Cache DRAM with Fast Copy-Back Scheme, By Katsumi Dosaka et al., pp. 1534-1539. |
IEE 1994. Title: Low Latency EDRAM Main Memory Subsystem for 66MHz Bus Operation, By David Bondurant, Ramtrom International Corporation, pp. 250-254. |
2000 Symposium on VLSI Circuits Digest of Technical Papers. Title: A Next Generation Channeled-DRAM Architecture with Direct Background-Operation and Delayed Channel-Replacement Techniques, By Yoshikazu Yabe et al., pp. 108-111. |