Pixel measurement through data line

Information

  • Patent Grant
  • 11847976
  • Patent Number
    11,847,976
  • Date Filed
    Monday, September 26, 2022
    a year ago
  • Date Issued
    Tuesday, December 19, 2023
    5 months ago
Abstract
A system and method for determining the current of a pixel circuit and an organic light emitting diode (OLED). The pixel circuit is connected to a source driver by a data line. The voltage (or current) supplied to the pixel circuit by the source driver. The current of the pixel and the OLED can be measured by a readout circuit. A value of a voltage from the measured current can be extracted and provided to a processor for further processing.
Description
BACKGROUND

Organic light emitting diode (OLED) displays have gained significant interest recently in display applications in view of their faster response times, larger viewing angles, higher contrast, lighter weight, lower power, amenability to flexible substrates, as compared to liquid crystal displays (LCDs).


OLED displays can be created from an array of light emitting devices each controlled by individual circuits (i.e., pixel circuits) having transistors for selectively controlling the circuits to be programmed with display information and to emit light according to the display information. Thin film transistors (“TFTs”) fabricated on a substrate can be incorporated into such displays. TFTs tend to demonstrate non-uniform behavior across display panels and over time as the displays age. Compensation techniques can be applied to such displays to achieve image uniformity across the displays and to account for degradation in the displays as the displays age. Some schemes for providing compensation to displays to account for variations across the display panel and over time utilize monitoring systems to measure time dependent parameters associated with the aging (i.e., degradation) of the pixel circuits. The measured information can then be used to inform subsequent programming of the pixel circuits so as to ensure that any measured degradation is accounted for by adjustments made to the programming. The prior art monitored pixel circuits, however, require the use of additional feedback lines and transistors to selectively couple the pixel circuits to the monitoring systems and provide for reading out information. The incorporation of additional feedback lines and transistors may undesirably add significantly to the cost yield and reduces the allowable pixel density on the panel.


SUMMARY OF THE INVENTION

Aspects of the present disclosure include a method of determining the current of a pixel circuit connected to a source driver by a data line. The method includes supplying voltage (or current) to the pixel circuit from the source via the data line, measuring the current and extracting the value of the voltage from the current measurement. The pixel circuit may include a light-emitting device, such as an organic light emitting diode (OLED), and may also include a thin field transistor (TFT).


In this aspect of the present disclosure further includes the source driver having a readout circuit that is utilized for measuring the current provided by the source driver to the pixel circuit. The current is converted into a digital code, i.e. a 10 to 16 bit digital code. The digital code is provided to a digital processor for further processing.


The foregoing and additional aspects and embodiments of the present invention will be apparent to those of ordinary skill in the art in view of the detailed description of various embodiments and/or aspects, which is made with reference to the drawings, a brief description of which is provided next.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 is a block diagram of an OLED display in accordance with embodiments of the present invention.



FIG. 2 is a block diagram of an embodiment of a pixel driver circuit in programming mode for the OLED display in FIG. 1.



FIG. 3 is a block diagram of an embodiment of a pixel driver circuit in measurement mode for the OLED display in FIG. 1.



FIG. 4 is a block diagram of an embodiment of a pixel driver circuit in normal operation mode for the OLED display in FIG. 1.



FIG. 5 is a block diagram of an embodiment of a pixel driver circuit in programming mode which is not selected by the Enable Management signal for the OLED display in FIG. 1.



FIG. 6 is a block diagram of an OLED display in accordance with embodiments of the present invention.



FIG. 7 is a block diagram of an embodiment of a pixel circuit which includes two TFTs, T1 and T2, an OLED and a capacitor.



FIG. 8 is a block diagram of an embodiment of a column of pixel circuit (“jth” column) in programming mode.



FIG. 9 is a block diagram of an embodiment of a column of pixel circuit (“jth” column). In this mode, data line has the same voltage as supply voltage (VDD) and all capacitors' voltages are set to be zero and OLED devices show black color.



FIG. 10 is a block diagram of an embodiment of a column of pixel circuit (“jth” column) in measurement mode. The leakage current is measured in this mode.



FIG. 11 is a block diagram of an embodiment of a column of pixel circuit (“jth” column) in programming mode. In this mode the “ith” row is programmed.



FIG. 12 is a block diagram of an embodiment of a column of pixel circuit (“jth” column) in measurement mode. The pixel current of the “ith” pixel plus the leakage currents of the other pixels are measured in this mode.



FIG. 13 is a block diagram of an embodiment of a column of pixel circuit (“jth” column) in measurement mode. The OLED current of the “ith” pixel plus the leakage currents of the other pixels are measured in this mode.





DETAILED DESCRIPTION


FIG. 1 is a diagram of an exemplary display system 10. The display system 10 includes a gate driver 12, a source driver 14, a digital controller 16, a memory storage 18, and display panel 20. The display panel 20 includes an array of pixels 22 arranged in rows and columns. Each of the pixels 22 is individually programmable to emit light with individually programmable luminance values. The controller 16 receives digital data indicative of information to be displayed on the display panel 20. The controller 16 sends signals 32 to the source driver 14 and scheduling signals 34 to the gate driver 12 to drive the pixels 22 in the display panel 20 to display the information indicated. The plurality of pixels 22 associated with the display panel 20 thus comprise a display array (“display screen”) adapted to dynamically display information according to the input digital data received by the controller 16. The display screen can display, for example, video information from a stream of video data received by the controller 16. The supply voltage 24 can provide a constant power voltage or can be an adjustable voltage supply that is controlled by signals from the controller 116. The display system 10 can also incorporate features from a current source or sink (not shown) to provide biasing currents to the pixels 22 in the display panel 20 to thereby decrease programming time for the pixels 22.


For illustrative purposes, the display system 10 in FIG. 1 is illustrated with only four pixels 22 in the display panel 20. It is understood that the display system 10 can be implemented with a display screen that includes an array of similar pixels, such as the pixels 22, and that the display screen is not limited to a particular number of rows and columns of pixels. For example, the display system 10 can be implemented with a display screen with a number of rows and columns of pixels commonly available in displays for mobile devices, monitor-based devices, and/or projection-devices.


The pixel 22 is operated by a driving circuit (“pixel circuit”) that generally includes a driving transistor and a light emitting device. Hereinafter the pixel 22 may refer to the pixel circuit. The light emitting device can optionally be an organic light emitting diode, but implementations of the present disclosure apply to pixel circuits having other electroluminescence devices, including current-driven light emitting devices. The driving transistor in the pixel 22 can optionally be an n-type or p-type amorphous silicon thin-film transistor, but implementations of the present disclosure are not limited to pixel circuits having a particular polarity of transistor or only to pixel circuits having thin-film transistors. The pixel circuit 22 can also include a storage capacitor for storing programming information and allowing the pixel circuit 22 to drive the light emitting device after being addressed. Thus, the display panel 20 can be an active matrix display array.


As illustrated in FIG. 1, the pixel 22 illustrated as the top-left pixel in the display panel 20 is coupled to a power enable (PE) signal line 40, measurement (MEAS) signal line 42, a supply line 26i, a data line 23j, and an enable measurement (EM) signal line 44i. The supply line 26i may be charged with VDD.


The top-left pixel 22 in the display panel 20 can correspond a pixel in the display panel in a “ith” row and “jth” column of the display panel 20. Similarly, the top-right pixel 22 in the display panel 20 represents a “jth” row and “mth” column; the bottom-left pixel 22 represents an “nth” row and “jth” column; and the bottom-right pixel 22 represents an “nth” row and “mth” column. Each of the pixels 22 is coupled to the PE signal line 40, MEAS signal line 42; along with the appropriate supply lines (e.g., the supply lines 26i and 26n), data lines (e.g., the data lines 23j and 23m), and EM signal lines (e.g., the EM signal lines 44i and 44n). It is noted that aspects of the present disclosure apply to pixels having additional connections, such as connections to a select line.


With reference to the top-left pixel 22 shown in the display panel 20, PE signal line 40 and MEAS signal line 42 are provided by the gate driver 12, and can be utilized to enable, for example, a programming operation of the pixel 22 by activating a switch or transistor to allow the data line 23j to program the pixel 22. The data line 23j conveys programming information from the source driver 14 to the pixel 22. For example, the data line 23j can be utilized to apply a programming voltage or a programming current to the pixel 22 in order to program the pixel 22 to emit a desired amount of luminance. The programming voltage (or programming current) supplied by the source driver 14 via the data line 23j is a voltage (or current) appropriate to cause the pixel 22 to emit light with a desired amount of luminance according to the digital data received by the controller 16. The programming voltage (or programming current) can be applied to the pixel 22 during a programming operation of the pixel 22 so as to charge a storage device within the pixel 22, such as a storage capacitor, thereby enabling the pixel 22 to emit light with the desired amount of luminance during an emission operation following the programming operation. For example, the storage device in the pixel 22 can be charged during a programming operation to apply a voltage to one or more of a gate or a source terminal of the driving transistor during the emission operation, thereby causing the driving transistor to convey the driving current through the light emitting device according to the voltage stored on the storage device.


Generally, in the pixel 22, the driving current that is conveyed through the light emitting device by the driving transistor during the emission operation of the pixel 22 is a current that is supplied by the supply line 26i. The supply line 26i can provide a positive supply voltage (e.g., the voltage commonly referred to in circuit design as “VDD”).


The display system 10 also includes a readout circuit 15 which is integrated with the source driver 14. With reference again to the top left pixel 22 in the display panel 20, the data line 23j connects the pixel 22 to the readout circuit 15. The data line 23j allows the readout circuit 15 to measure a current associated with the pixel 22 and hereby extract information indicative of a degradation of the pixel 22. Readout circuit 15 converts the associated current to a corresponding voltage. This voltage is converted into a 10 to 16 bit digital code and is sent to the digital control 16 for further processing or compensation.



FIG. 2 is a circuit diagram of a simple individual driver circuit 50 which contains a pixel 22, a source driver 14 and three switches controlling by MEAS 66, EM 68 and PE 64 signal. The pixel 22 in FIG. 2 include a drive transistor T1 coupled to an organic light emitting device D1 and a storage capacitor Cs for storing programming information and allowing the pixel circuit 22 to drive the light emitting device after being addressed. In FIG. 2, circuit 50 is in programming mode.


As explained above, each pixel 22 in the display panel 20 in FIG. 1 is driven by the method shown in the driver circuit 50 in FIG. 2. The driver circuit 50 includes a drive transistor T1 coupled to an organic light emitting device D1, a storage capacitor Cs for storing programming information and a source driver 14 and three switches controlling by MEAS 66, EM 68 and PE 64 signal. In this example, the organic light emitting device D1 is a luminous organic material which is activated by current flow and whose brightness is a function of the magnitude of the current. A supply voltage input 54 is coupled to the drain of the drive transistor T1. The supply voltage input 54 in conjunction with the drive transistor T1 supplies current to the light emitting device D1. The current level may be controlled via the source driver 14 in FIG. 1. In one example, the drive transistor T1 is a thin film transistor fabricated from hydrogenated amorphous silicon. In another example, low-temperature polycrystalline-silicon thin-film transistor (“LTPS-TFT”) technology can also be used. Other circuit components such as capacitors and transistors (not shown) may be added to the simple driver circuit 50 to allow the pixel to operate with various enable, select and control signals such as those input by the gate driver 12 in FIG. 1. Such components are used for faster programming of the pixels, holding the programming of the pixel during different frames and other functions.


When the pixel 22 is required to have a defined brightness in applications, the gate of the drive transistor T1 is charged to a voltage where the transistor T1 generates a corresponding current to flow through the organic light emitting device (OLED) D1, creating the required brightness. The voltage at the gate of the transistor T1 can be either created by direct charging of the node with a voltage or self-adjusted with an external current.


During the programming mode, rows of pixels 22 are selected on a row by row basis. For example, the “ith” row of pixels 22 are selected and enabled by the gate driver 12, in which the EM signal line 44i is set to zero, i.e. EM=0. All pixels 22 in the “ith” row are connected to the source driver 14, such that the MEAS signal line 42 is set to zero, i.e. MEAS=0, and the PE signal line 40 is set to equal VDD, i.e. PE=VDD, for the “ith” row. The data is converted to data current, referred to as I_DATA 56 and flows into pixel. This data current 56 generates a Vgs voltage in T1 transistor which is stored in Cs capacitor. When the pixel is in operational mode and is connected VDD, the voltage stored in Cs capacitor generated a current in T1 transistor which is equal to I_DATA 56.



FIG. 3 is the circuit diagram of the simple individual driver circuit 50 as illustrated in FIG. 2 when in measurement mode. During the measurement mode, each row of pixels 22 are selected on a row by row basis, and enabled by the gate driver 11, i.e. EM=0, and all pixels 22 are connected to the source driver 14, i.e. MEAS=0 and PE=VDD, as described in FIG. 2. The pixel current, I_Pixel, 70 flows into source driver 14 and is measured by a Readout Circuit (ROC) 15. The ROC 15 measures the pixel current 70 and converts it to a correspondence voltage. This voltage is converted to 10 to 16 bit digital code and is sent to digital processor to be used for further processing or compensation.



FIG. 4 is the circuit diagram of the simple individual driver circuit 50 as illustrated in FIG. 2 when in normal operation mode. Normal operation mode may occur after the programming of all the rows. During normal operation mode, all pixels 22 are connected to their specific supply line, e.g. the “ith” row is connected to supply line 26i, while all pixels are disconnected from source driver 14, such that the MEAS signal line 42 is set to VDD, i.e. MEAS=VDD, and the PE signal line 40 is set to equal zero, i.e. PE=0, for the “ith” row. Pixel current, I_Pixel, 70 which is equal to the data current, I_Data, 56 flows into pixel 22 and OLED D1 has a luminance correspondence to the Pixel current 70.



FIG. 5 is the circuit diagram of the simple individual driver circuit 50 as illustrated in FIG. 2 when in programming mode but when the programming is directed toward another row. During the programming mode, the programming is performed on a row by row basis. The results in only one row of pixels 22, i.e. the “ith” row, being connected to source driver 14 while the remaining rows of pixels 22, i.e. the “jth” row, are off with no pixel current 70. During this time, the EM signal line 44j is set to VDD, i.e. EM=VDD, while the MEAS signal line 42 is set to zero, i.e. MEAS=0, and the PE signal line 40 is set to equal VDD, i.e. PE=VDD, for the “ith” row. During this time, there will be only a leakage current flowing into the OLED D1 and pixel 22 as shown in FIG. 5.



FIG. 6 is a diagram of an exemplary display system 100. The display system 100 includes a gate driver 112, a source driver 114, a digital controller 116, a memory storage 118, and display panel 120 and two TFT transistors 119 working as switches for each column. The display panel 120 includes an array of pixels 122 arranged in rows and columns. Each of the pixels 122 is individually programmable to emit light with individually programmable luminance values. The controller 116 receives digital data indicative of information to be displayed on the display panel 120. The controller 116 sends signals 132 to the source driver 114 and scheduling signals 134 to the gate driver 112 to drive the pixels 122 in the display panel 120 to display the information indicated. The plurality of pixels 122 associated with the display panel 120 thus comprise a display array (“display screen”) adapted to dynamically display information according to the input digital data received by the controller 116. The display screen can display, for example, video information from a stream of video data received by the controller 116. The supply voltage 124 can provide a constant power voltage or can be an adjustable voltage supply that is controlled by signals from the controller 116.


For illustrative purposes, the display system 100 in FIG. 6 is illustrated with only four pixels 122 in the display panel 120. It is understood that the display system 100 can be implemented with a display screen that includes an array of similar pixels, such as the pixels 122, and that the display screen is not limited to a particular number of rows and columns of pixels. For example, the display system 100 can be implemented with a display screen with a number of rows and columns of pixels commonly available in displays for mobile devices, monitor-based devices, and/or projection-devices.


The pixel 122 is operated by a driving circuit (“pixel circuit”) that generally includes a driving transistor and a light emitting device. Hereinafter the pixel 122 may refer to the pixel circuit. The light emitting device can optionally be an organic light emitting diode (OLED), but implementations of the present disclosure apply to pixel circuits having other electroluminescence devices, including current-driven light emitting devices. The driving transistor in the pixel 122 can optionally be an n-type or p-type amorphous silicon thin-film transistor, but implementations of the present disclosure are not limited to pixel circuits having a particular polarity of transistor or only to pixel circuits having thin-film transistors. The pixel circuit 122 can also include a storage capacitor for storing programming information and allowing the pixel circuit 122 to drive the light emitting device after being addressed. Thus, the display panel 120 can be an active matrix display array.


As illustrated in FIG. 6, the pixel 122 illustrated as the top-left pixel in the display panel 120 is coupled to a power enable (PE) signal line 140, measurement (MEAS) signal line 142, a supply line 126j, a data line 123j, and a write (WR) signal line 144i. The supply line 126j may be charged with VDD.


The top-left pixel 122 in the display panel 120 can correspond a pixel in the display panel in an “ith” row and “jth” column of the display panel 120. Similarly, the top-right pixel 122 in the display panel 120 represents an “ith” row and “mth” column; the bottom-left pixel 122 represents an “nth” row and “jth” column; and the bottom-right pixel 122 represents an “nth” row and “mth” column. Each of the pixels columns is connected to two TFTs 119. One TFT 119 is coupled between the data line (123j and 123m) and pixel supply voltage line (121j and 121m) and is controlled by the PE signal line 140. The second TFT is coupled between pixel supply voltage line (121j and 121m) and supply voltage line (126j and 126m) and is controlled by the MEAS signal line 142; The display panel 120 is also coupled with the appropriate supply lines (e.g., the supply lines 126j and 126m), data lines (e.g., the data lines 123j and 123m), and write WR signal lines (e.g., the WR signal lines 144i and 144n). It is noted that aspects of the present disclosure apply to pixels having additional connections, such as connections to a select line or monitor line.


With reference to the top-left pixel 122 shown in the display panel 120, PE signal line 140, MEAS signal line 42 and W1R (144i and 144n) write signal are provided by the gate driver 112 land can be utilized to enable, for example, a programming operation of the pixel 122 by activating TFT transistors 119 and other switches or transistors in pixel 122 to allow the data line 123j to program the pixel 122. The data line 123j conveys programming information from the source driver 114 to the pixel 122. For example, the data line 123j can be utilized to apply a programming voltage or a programming current to the pixel 122 in order to program the pixel 122 to emit a desired amount of luminance. The programming voltage (or programming current) supplied by the source driver 114 via the data line 123j is a voltage (or current) appropriate to cause the pixel 122 to emit light with a desired amount of luminance according to the digital data received by the controller 116. The programming voltage (or programming current) can be applied to the pixel 122 during a programming operation of the pixel 122 so as to charge a storage device within the pixel 122, such as a storage capacitor, thereby enabling the pixel 122 to emit light with the desired amount of luminance during an emission operation following the programming operation. For example, the storage device in the pixel 122 can be charged during a programming operation to apply a voltage to one or more of a gate or a source terminal of the driving transistor during the emission operation, thereby causing the driving transistor to convey the driving current through the light emitting device according to the voltage stored on the storage device.


Generally, in the pixel 122, the driving current that is conveyed through the light emitting device by the driving transistor during the emission operation of the pixel 122 is a current that is supplied by the supply line 126j. The supply line 126j can provide a positive supply voltage (e.g., the voltage commonly referred to in circuit design as “VDD”).


The display system 100 also includes a readout circuit 115 which is integrated with the source driver 114. With reference again to the top left pixel 122 in the display panel 120, the data line 123j connects the pixel 122 to the readout circuit 115. The data line 123j allows the readout circuit 115 to measure a current associated with the pixel 122 and hereby extract information indicative of a degradation of the pixel 122. Readout circuit 115 converts the associated current to a corresponding voltage. This voltage is converted into a 10 to 16 bit digital code and is sent to the digital control 116 for further processing or compensation.



FIG. 7 is a circuit diagram of a simple individual driver circuit 200 which contains a pixel 122 which is connected to supply voltage VDD 154, a data voltage VDATA 156 and is controlled by the write WR signal 158. The pixel 122 in FIG. 2 includes a switch transistor T2, a drive transistor T1 coupled to an organic light emitting device (OLED) D1, the switch transistor T2 and a storage capacitor Cs for storing programming information and allowing the pixel circuit 122 to drive the light emitting device after being addressed. In FIG. 7, when the write WR signal 158 goes low, it enables the transistor T2 and the VDATA 156 is stored on the capacitor Cs. The Vgs (gate to source) voltage of the drive transistor T1 which is stored on the capacitor Cs is equal to:

Vgs=VDATA−VDD


As explained above, each pixel 122 in the display panel 120 in FIG. 6 is driven by the method shown in the driver circuit 200 in FIG. 7. The driver circuit 200 includes a switch transistor T2, a drive transistor T1 coupled to an organic light emitting device (OLED) D1, a storage capacitor Cs for storing programming information. VDATA 156 voltage comes from the source driver 114 and is stored on the capacitor Cs. The switch transistor T2 is controlled by WR 58 signal. In this example, the organic light emitting device (OLED) D1 is a luminous organic material which is activated by current flow and whose brightness is a function of the magnitude of the current. A supply voltage input 154 is coupled to the source (or drain) of the drive transistor T1. The supply voltage input 154 in conjunction with the drive transistor T1 supplies current to the light emitting device D1. The current level may be controlled via the source driver 114 in FIG. 6 and can be determined by the following formula:







I
Pixel

=


1
2




k

(

VDATA
-
VDD
-

V
th


)

2







Where k depends on the size of the drive transistor T1 and Vth is the threshold voltage of the drive transistor T1. In one example, the drive transistor T1 is a thin film transistor fabricated from hydrogenated amorphous silicon. In another example, low-temperature polycrystalline-silicon thin-film transistor (“LTPS-TFT”) technology can also be used. Other circuit components such as capacitors and transistors (not shown) may be added to the simple driver circuit 200 to allow the pixel to operate with various enable, select and control signals such as those input by the gate driver 112 in FIG. 6. Such components are used for faster programming of the pixels, holding the programming of the pixel during different frames and other functions.


When the pixel 122 is required to have a defined brightness in applications, the gate of the drive transistor T1 is charged to a voltage where the transistor T1 generates a corresponding current to flow through the organic light emitting device (OLED) D1, creating the required brightness. The voltage at the gate of the transistor T1 can be either created by direct charging of the node with a voltage or self-adjusted with an external current.


During the programming mode, rows of pixels 122 are selected on a row by row basis. For example, the “ith” row of pixels 122 are selected and enabled by the gate driver 112, in which the WR signal line 144i is set to zero, i.e. WR=0. All pixels 122 in the “ith” row are connected to the source driver 114, such that the MEAS signal line 142 is set to VDD, i.e. MEAS=VDD, and the PE signal line 140 is set to equal 0, i.e. PE=0, for the “ith” row. The data VDATA (123j and 123m) as a voltage (or can be a current) is stored on the capacitors Cs inside pixels 122. This data generates a Vgs voltage in T1 transistor which is stored in Cs capacitor. When the pixel is in operational mode and is connected VDD, the voltage stored in Cs capacitor generated a current in T1 transistor which is equal to:







I
Pixel

=


1
2




k

(

VDATA
-
VDD
-

V
th


)

2







Pixel current, IPixel, flows into pixel 122 and OLED D1 has a luminance correspondence to the Pixel current.



FIG. 8 is a block diagram of an embodiment of a column of pixel circuit (“jth” column) 300 in programming modes. During the this mode, each row of the circuit 300 are selected on a row by row basis and enabled by the gate driver 112 in which the WR signal line 144i is set to zero, i.e. WR=0, and all pixels 122 are connected to the source driver 114 and the supply voltage VDD. The MEAS signal line 142 is set to VDD, i.e. MEAS=VDD, and the PE signal line 140 is set to equal 0, i.e. PE=0, as described in FIG. 8. In the first write mode 301, the write signal WR[1] is set to zero, i.e. WR[1]=0, and the row 1 is connected to the source driver 114 and the data VDATA[j] 123j is stored in capacitor Cs in pixel in the row 1 and the “jth” column. In the second write mode 302, the write signal WR[2] is set to zero, i.e. WR[2]=0, and the row 2 is connected to the source driver 114 and the data VDATA[j] 123j is stored in capacitor Cs in pixel in the row 2 and the “jth” column. In the third write mode 303, the write signal WR[i] (i=3 to n−1) is set to zero one by one, i.e. WR[i]=0 (i=3 to n−1), and the row i (i=3 to n−1) is connected to the source driver 114 one by one and the data VDATA[j] 123j is stored in capacitor Cs in pixel in the “ith” row and the “jth” column. In the fourth write mode 304, the write signal WR[n] is set to zero, i.e. WR[n]=0, and the row n is connected to the source driver 114 and the data VDATA[j] 123j is stored in capacitor Cs in pixel in the row n and the “jth” column.


In order to measure the pixel current, in the first step, all data line VDATA (123j and 123m) are set to have the same voltage as supply voltage (VDD) and all write signal WR (144i and 144n) are set to zero, i.e. WR[i]=0 (1=1 to n), then all capacitors' voltages inside pixel 122 will be zero and OLED devices D1 show black color. In the second step, the leakage current is measured. In the third step, the data is programmed on the row i. Finally, the row i is selected and the pixel current is measured.



FIG. 9 is a block diagram of an embodiment of a column of pixel circuit (“jth” column) 400 in programming mode. In first step, data line VDATA 123j has the same voltage as supply voltage VDD 126j. All write signals WR (144i, 144n) are set to zero, i.e. WR=0, and the MEAS signal line 142 is set to VDD, i.e. MEAS=VDD, and the PE signal line 140 is set to equal 0, i.e. PE=0, as described in FIG. 9. All pixels 122 in the circuit 400 are in write mode 401. All capacitors' voltages are set to zero and OLED devices D1 show black color. Alternatively all of the pixels can be driven to black one at a time sequentially similar to how the video is driven onto the panel.



FIG. 10 is a block diagram of an embodiment of a column of pixel circuit (“jth” column) 500 in measurement mode. In the second step, the leakage current is measured immediately after setting the capacitors' voltages of all pixels in the circuit 500 to zero. The WR signal line (144i and 144n) is set to VDD, i.e. WR=VDD, and the MEAS signal line 142 is set to 0, i.e. MEAS=0, and the PE signal line 140 is set to equal VDD, i.e. PE=VDD, as described in FIG. 10. The circuit 500 is disconnected from the supply voltage and connected to the data line, VDATA 123j. The leakage current of the pixels 122 in “jth” column (the circuit 500), ILeakage 190 flows into the source driver 114 and is measured by a Readout Circuit (ROC) 115. The ROC 115 measures the leakage current (ILeakage) 190 and converts it to a correspondence voltage. This voltage is converted to 10 to 16 bit digital code and is sent to digital processor to be used for further processing or compensation.


The third step is to write a data into the pixel which is of interested to measure its current. FIG. 11 is a block diagram of an embodiment of a column of pixel circuit (“jth” column) 600 in programming mode. In this mode the “ith” row is programmed. The WR signal line 144i is set to zero, i.e. WR[i]=0, and other WR signal lines 144n are set to equal VDD, i.e. WR[n]=VDD, and the MEAS signal line 142 is set to equal VDD, i.e. MEAS=VDD, and the PE signal line 140 is set to zero, i.e. PE=0, as described in FIG. 11. The pixel 122 in “ith” row is programmed to VDATA 123j and a current corresponded to it flows into the pixel. No current except for the leakage current flow into other pixel 122 in “jth” column.


The last step is to measure the pixel current of the “ith” row. FIG. 12 is a block diagram of an embodiment of a column of pixel circuit (“jth” column) 700 in measurement mode. The pixel current of the “ith” row plus the leakage current of the other pixels are measured in this mode. The WR signal line (144i and 144n) is set to VDD, i.e. WR=VDD, and the MEAS signal line 142 is set to 0, i.e. MEAS=0, and the PE signal line 140 is set to equal VDD, i.e. PE=VDD, as described in FIG. 12. The circuit 700 is disconnected from the supply voltage and connected to the data line, VDATA 123j. The pixel current of the “ith” row plus the leakage current of other pixels in “jth” column (the circuit 700), Ipixel+ILeakage, 192 flows into the source driver 114 and is measured by a ROC 115. The ROC 115 measures the current 192 and converts it to a correspondence voltage. This voltage is converted to 10 to 16 bit digital code. The difference between the current measured in the last step and the leakage current in the step two, is the pixel current of the “ith” row pixel in “jth” column circuit 700 according to the following formula:

IPixel=(current measured in step 4)−(current measured in step 2)
IPixel=(IPixel+ILeakage)−(ILeakage)


In order to measure the OLED current, all four steps described to measure the pixel current are repeated here. In the step one as shown in FIG. 9, the data line is set to equal VDD and the capacitors' voltages inside pixels are set to zero. In the step two as shown in FIG. 10, the leakage current, ILeakage, 190 of the pixels is measured. In the step three as shown in FIG. 11, the “ith” row is selected and the data line VDATA 123j is derived with lowest voltage. It causes the T1 transistor inside the “ith” pixel 122 is pushed to the triode region and behaves like a switch. In the step four as shown in FIG. 8, the OLED D1 of the “ith” pixel 122 is connected to virtual ground 806 of an integrator 810 through the T1 transistor inside the “ith” pixel 122 and the transistor 119 connected between the pixel supply voltage node 121j and the data line 123j and the switch 807 inside the ROC 115. By ignoring the voltage drop on the switches, the OLED D1 of the “ith” pixel 122 will have the same voltage as the bias voltage VB 805. The OLED current of the “ith” row pixel plus the leakage current of other pixels in “jth” column (the circuit 800), IOled+ILeakage, 194 flows into the source driver 114 and is measured by a ROC 115. The ROC 115 measures the current 194 and converts it to a correspondence voltage. This voltage is converted to 10 to 16 bit digital code 802. The difference between the current measured in the step four and the leakage current in the step two, is the OLED current of the “ith” row pixel in “jth” column circuit 800 according to the following formula:

IOled=(current measured in step 4)−(current measured in step 2)
IOled=(IOled+ILeakage)−(ILeakage)


The ROC 115 as shown in FIG. 13 includes one switch 807, an integrator 810 and an analog to digital converter (ADC) 801. The integrator includes a reset switch 808, an integrating capacitor CI and a bias voltage VB 805. The integrator integrates the current coming from pixel 122 and converts it to a corresponding voltage. The voltage is converted to 10 to 16 bit digital code 802 by the ADC 801.


While particular embodiments and applications of the present invention have been illustrated and described, it is to be understood that the invention is not limited to the precise construction and compositions disclosed herein and that various modifications, changes, and variations can be apparent from the foregoing descriptions without departing from the spirit and scope of the invention as defined in the appended claims.

Claims
  • 1. A method of driving a plurality of pixels of a display system, the method comprising: providing a supply voltage from a voltage supply to a first pixel of the plurality of pixels, during at least a first mode of operation, via a pixel supply voltage node coupled in series with and between the first pixel and the voltage supply, and coupled in series with and between the first pixel and a data line; andmeasuring a current from the first pixel, during a second mode of operation, via the pixel supply voltage node and over the data line.
  • 2. The method of claim 1, further comprising: providing a pixel data signal to the first pixel, during a third mode of operation, via the data line.
  • 3. The method of claim 2, further comprising: providing the supply voltage to the first pixel, during the third mode of operation, via the pixel supply voltage node.
  • 4. The method of claim 2, wherein the at least the first mode of operation during which the supply voltage is provided to the first pixel via the pixel supply voltage node, includes an emission operation, and wherein the third mode of operation during which the pixel data signal is provided to the first pixel via the data line, includes a programming operation.
  • 5. The method of claim 1, wherein the at least a first mode of operation during which the supply voltage is provided to the first pixel via the pixel supply voltage node, includes an emission operation.
  • 6. The method of claim 1, wherein providing the providing the supply voltage to the first pixel during the at least the first mode of operation comprises controlling a first transistor switch coupled between a voltage supply providing the supply voltage and the pixel supply voltage node.
  • 7. The method of claim 1, wherein measuring the current from the first pixel, during the second mode of operation comprises controlling a first transistor switch coupled between the voltage supply providing the supply voltage and the pixel supply voltage node and controlling a second transistor switch coupled between a source driver and the first pixel.
  • 8. The method of claim 1, wherein the pixel supply voltage node comprises a voltage supply line.
  • 9. The method of claim 8, wherein the voltage supply line is coupled to multiple of said pixels of said plurality of pixels.
  • 10. The method of claim 1, wherein the pixel supply voltage node is coupled between the data line and the supply voltage.
  • 11. A display system comprising: a voltage supply;one or more drivers;a plurality of pixels including a first pixel, the first pixel couplable via a pixel supply voltage node to the voltage supply, and couplable via a data line to the one or more drivers, the pixel supply voltage node coupled in series with and between the first pixel and the voltage supply, and coupled in series with and between the first pixel and the data line;a controller adapted to control the plurality of pixels, the voltage supply, and the one or more drivers to: provide a supply voltage provided by the voltage supply to the first pixel, during at least a first mode of operation, via the pixel supply voltage node; andmeasure a current from the first pixel, during a second mode of operation, via the pixel supply voltage node and over the data line.
  • 12. The display system of claim 11, wherein the controller is further adapted to: provide a pixel data signal to the first pixel, during a third mode of operation, via the data line.
  • 13. The display system of claim 12, wherein the controller is further adapted to: provide the supply voltage to the first pixel, during the third mode of operation, via the pixel supply voltage node.
  • 14. The display system of claim 12, wherein the at least the first mode of operation during which the supply voltage is provided to the first pixel via the pixel supply voltage node, includes an emission operation, and wherein the third mode of operation during which the pixel data signal is provided to the first pixel via the data line, includes a programming operation.
  • 15. The display system of claim 11, wherein the at least the first mode of operation during which the supply voltage is provided to the first pixel via the pixel supply voltage node, includes an emission operation.
  • 16. The display system of claim 11, further comprising a first transistor switch coupled between the voltage supply and the pixel supply voltage node, wherein providing the supply voltage to the first pixel during the at least the first mode of operation comprises controlling the first transistor.
  • 17. The display system of claim 11, further comprising a first transistor switch coupled between the voltage supply and the pixel supply voltage node and a second transistor switch coupled between a source driver of the one or more drivers and the first pixel, wherein measuring the current from the first pixel, during the second mode of operation comprises controlling the first transistor switch and controlling the second transistor switch.
  • 18. The display system of claim 11, wherein the pixel supply voltage node comprises a voltage supply line.
  • 19. The display system of claim 18, wherein the voltage supply line is coupled to multiple of said pixels of said plurality of pixels.
  • 20. The display system of claim 11, wherein the pixel supply voltage node is coupled between the data line and the supply voltage.
CROSS REFERENCE TO RELATED APPLICATIONS

This application is a continuation of U.S. patent application Ser. No. 17/205,639, filed Mar. 18, 2021, now allowed, which is a continuation of U.S. patent application Ser. No. 16/028,073, filed Jul. 5, 2018, now U.S. Pat. No. 10,971,078, which is a continuation-in-part of U.S. patent application Ser. No. 15/968,134, filed May 1, 2018, which claims the benefit of U.S. Provisional Application No. 62/629,450, each of which is hereby incorporated by reference herein in their entireties.

US Referenced Citations (386)
Number Name Date Kind
4354162 Wright Oct 1982 A
4758831 Kasahara Jul 1988 A
4963860 Stewart Oct 1990 A
4975691 Lee Dec 1990 A
4996523 Bell Feb 1991 A
5051739 Hayashida Sep 1991 A
5222082 Plus Jun 1993 A
5266515 Robb Nov 1993 A
5498880 Lee Mar 1996 A
5589847 Lewis Dec 1996 A
5619033 Weisfield Apr 1997 A
5648276 Hara Jul 1997 A
5670973 Bassetti Sep 1997 A
5684365 Tang Nov 1997 A
5686935 Weisbrod Nov 1997 A
5712653 Katoh Jan 1998 A
5714968 Ikeda Feb 1998 A
5747928 Shanks May 1998 A
5748160 Shieh May 1998 A
5784042 Ono Jul 1998 A
5790234 Matsuyama Aug 1998 A
5815303 Berlin Sep 1998 A
5870071 Kawahata Feb 1999 A
5874803 Garbuzov Feb 1999 A
5880582 Sawada Mar 1999 A
5899461 Yomogita May 1999 A
5903248 Irwin May 1999 A
5917280 Burrows Jun 1999 A
5923794 McGrath Jul 1999 A
5952789 Stewart Sep 1999 A
5990629 Yamada Nov 1999 A
6023259 Howard Feb 2000 A
6069365 Chow May 2000 A
6081131 Ishii Jun 2000 A
6091203 Kawashima Jul 2000 A
6097360 Holloman Aug 2000 A
6144222 Ho Nov 2000 A
6157583 Starnes Dec 2000 A
6166489 Thompson Dec 2000 A
6177915 Beeteson Jan 2001 B1
6225846 Wada May 2001 B1
6229508 Kane May 2001 B1
6232939 Saito May 2001 B1
6246180 Nishigaki Jun 2001 B1
6252248 Sano Jun 2001 B1
6259424 Kurogane Jul 2001 B1
6274887 Yamazaki Aug 2001 B1
6288696 Holloman Sep 2001 B1
6300928 Kim Oct 2001 B1
6303963 Ohtani Oct 2001 B1
6306694 Yamazaki Oct 2001 B1
6307322 Dawson Oct 2001 B1
6316786 Mueller Nov 2001 B1
6320325 Cok Nov 2001 B1
6323631 Juang Nov 2001 B1
6323832 Nishizawa Nov 2001 B1
6345085 Yeo Feb 2002 B1
6348835 Sato Feb 2002 B1
6365917 Yamazaki Apr 2002 B1
6373453 Yudasaka Apr 2002 B1
6384427 Yamazaki May 2002 B1
6392617 Gleason May 2002 B1
6399988 Yamazaki Jun 2002 B1
6414661 Shen Jul 2002 B1
6420758 Nakajima Jul 2002 B1
6420834 Yamazaki Jul 2002 B2
6420988 Azami Jul 2002 B1
6433488 Bu Aug 2002 B1
6445376 Parrish Sep 2002 B2
6468638 Jacobsen Oct 2002 B2
6489952 Tanaka Dec 2002 B1
6501098 Yamazaki Dec 2002 B2
6501466 Yamagashi Dec 2002 B1
6512271 Yamazaki Jan 2003 B1
6518594 Nakajima Feb 2003 B1
6524895 Yamazaki Feb 2003 B2
6531713 Yamazaki Mar 2003 B1
6559594 Fukunaga May 2003 B2
6573195 Yamazaki Jun 2003 B1
6573584 Nagakari Jun 2003 B1
6576926 Yamazaki Jun 2003 B1
6577302 Hunter Jun 2003 B2
6580408 Bae Jun 2003 B1
6580657 Sanford Jun 2003 B2
6583775 Sekiya Jun 2003 B1
6583776 Yamazaki Jun 2003 B2
6587086 Koyama Jul 2003 B1
6593691 Nishi Jul 2003 B2
6594606 Everitt Jul 2003 B2
6597203 Forbes Jul 2003 B2
6611108 Kimura Aug 2003 B2
6617644 Yamazaki Sep 2003 B1
6618030 Kane Sep 2003 B2
6641933 Yamazaki Nov 2003 B1
6661180 Koyama Dec 2003 B2
6661397 Mikami Dec 2003 B2
6670637 Yamazaki Dec 2003 B2
6677713 Sung Jan 2004 B1
6680577 Inukai Jan 2004 B1
6687266 Ma Feb 2004 B1
6690344 Takeuchi Feb 2004 B1
6693388 Oomura Feb 2004 B2
6693610 Shannon Feb 2004 B2
6697057 Koyama Feb 2004 B2
6720942 Lee Apr 2004 B2
6734636 Sanford May 2004 B2
6738034 Kaneko May 2004 B2
6738035 Fan May 2004 B1
6771028 Winters Aug 2004 B1
6777712 Sanford Aug 2004 B2
6780687 Nakajima Aug 2004 B2
6806638 Lih Oct 2004 B2
6806857 Sempel Oct 2004 B2
6809706 Shimoda Oct 2004 B2
6859193 Yumoto Feb 2005 B1
6861670 Ohtani Mar 2005 B1
6873117 Ishizuka Mar 2005 B2
6873320 Nakamura Mar 2005 B2
6878968 Ohnuma Apr 2005 B1
6909114 Yamazaki Jun 2005 B1
6909419 Zavracky Jun 2005 B2
6919871 Kwon Jul 2005 B2
6937215 Lo Aug 2005 B2
6940214 Komiya Sep 2005 B1
6943500 LeChevalier Sep 2005 B2
6954194 Matsumoto Oct 2005 B2
6956547 Bae Oct 2005 B2
6995510 Murakami Feb 2006 B2
6995519 Arnold Feb 2006 B2
7022556 Adachi Apr 2006 B1
7023408 Chen Apr 2006 B2
7027015 Booth Apr 2006 B2
7034793 Sekiya Apr 2006 B2
7088051 Cok Aug 2006 B1
7106285 Naugler Sep 2006 B2
7116058 Lo Oct 2006 B2
7129914 Knapp Oct 2006 B2
7129917 Yamazaki Oct 2006 B2
7141821 Yamazaki Nov 2006 B1
7161566 Cok Jan 2007 B2
7193589 Yoshida Mar 2007 B2
7199516 Seo Apr 2007 B2
7220997 Nakata May 2007 B2
7235810 Yamazaki Jun 2007 B1
7245277 Ishizuka Jul 2007 B2
7248236 Nathan Jul 2007 B2
7264979 Yamagata Sep 2007 B2
7274345 Imamura Sep 2007 B2
7274363 Ishizuka Sep 2007 B2
7279711 Yamazaki Oct 2007 B1
7304621 Oomori Dec 2007 B2
7310092 Imamura Dec 2007 B2
7315295 Kimura Jan 2008 B2
7317429 Shirasaki Jan 2008 B2
7319465 Mikami Jan 2008 B2
7321348 Cok Jan 2008 B2
7339636 Voloschenko Mar 2008 B2
7355574 Leon Apr 2008 B1
7358941 Ono Apr 2008 B2
7402467 Kadono Jul 2008 B1
7414600 Nathan Aug 2008 B2
7432885 Asano Oct 2008 B2
7474285 Kimura Jan 2009 B2
7485478 Yamagata Feb 2009 B2
7502000 Yuki Mar 2009 B2
7535449 Miyazawa May 2009 B2
7554512 Steer Jun 2009 B2
7569849 Nathan Aug 2009 B2
7619594 Hu Nov 2009 B2
7619597 Nathan Nov 2009 B2
7697052 Yamazaki Apr 2010 B1
7825419 Yamagata Nov 2010 B2
7859492 Kohno Dec 2010 B2
7868859 Tomida Jan 2011 B2
7876294 Sasaki Jan 2011 B2
7948170 Striakhilev May 2011 B2
7969390 Yoshida Jun 2011 B2
7995010 Yamazaki Aug 2011 B2
8044893 Nathan Oct 2011 B2
8115707 Nathan Feb 2012 B2
8378362 Heo Feb 2013 B2
8390536 Troccoli et al. Mar 2013 B2
8493295 Yamazaki Jul 2013 B2
8497525 Yamagata Jul 2013 B2
9385169 Chaji Jul 2016 B2
9606607 Chaji Mar 2017 B2
9633597 Nathan Apr 2017 B2
9685119 Kim et al. Jun 2017 B2
9721505 Chaji et al. Aug 2017 B2
9728135 Nathan Aug 2017 B2
9741292 Nathan Aug 2017 B2
10510277 Wang Dec 2019 B2
10665157 Lin et al. May 2020 B2
20010002703 Koyama Jun 2001 A1
20010004190 Nishi Jun 2001 A1
20010013806 Notani Aug 2001 A1
20010015653 De Jong Aug 2001 A1
20010020926 Kujik Sep 2001 A1
20010024186 Kane Sep 2001 A1
20010026127 Yoneda Oct 2001 A1
20010026179 Saeki Oct 2001 A1
20010026257 Kimura Oct 2001 A1
20010030323 Ikeda Oct 2001 A1
20010033199 Aoki Oct 2001 A1
20010038098 Yamazaki Nov 2001 A1
20010043173 Troutman Nov 2001 A1
20010045929 Prache Nov 2001 A1
20010052606 Sempel Dec 2001 A1
20010052898 Osame Dec 2001 A1
20020000576 Inukai Jan 2002 A1
20020011796 Koyama Jan 2002 A1
20020011799 Kimura Jan 2002 A1
20020011981 Kujik Jan 2002 A1
20020015031 Fujita Feb 2002 A1
20020015032 Koyama Feb 2002 A1
20020030528 Matsumoto Mar 2002 A1
20020030647 Hack Mar 2002 A1
20020036463 Yoneda Mar 2002 A1
20020047852 Inukai Apr 2002 A1
20020048829 Yamazaki Apr 2002 A1
20020050795 Imura May 2002 A1
20020053401 Ishikawa May 2002 A1
20020070909 Asano Jun 2002 A1
20020080108 Wang Jun 2002 A1
20020084463 Sanford Jul 2002 A1
20020101172 Bu Aug 2002 A1
20020101433 McKnight Aug 2002 A1
20020113248 Yamagata Aug 2002 A1
20020122308 Ikeda Sep 2002 A1
20020130686 Forbes Sep 2002 A1
20020154084 Tanaka Oct 2002 A1
20020158823 Zavracky Oct 2002 A1
20020163314 Yamazaki Nov 2002 A1
20020167471 Everitt Nov 2002 A1
20020180369 Koyama Dec 2002 A1
20020180721 Kimura Dec 2002 A1
20020186214 Siwinski Dec 2002 A1
20020190332 Lee Dec 2002 A1
20020190924 Asano Dec 2002 A1
20020190971 Nakamura Dec 2002 A1
20020195967 Kim Dec 2002 A1
20020195968 Sanford Dec 2002 A1
20030020413 Oomura Jan 2003 A1
20030030603 Shimoda Feb 2003 A1
20030062524 Kimura Apr 2003 A1
20030063081 Kimura Apr 2003 A1
20030071804 Yamazaki Apr 2003 A1
20030071821 Sundahl Apr 2003 A1
20030076048 Rutherford Apr 2003 A1
20030090445 Chen May 2003 A1
20030090447 Kimura May 2003 A1
20030090481 Kimura May 2003 A1
20030095087 Libsch May 2003 A1
20030107560 Yumoto Jun 2003 A1
20030111966 Mikami Jun 2003 A1
20030122745 Miyazawa Jul 2003 A1
20030140958 Yang Jul 2003 A1
20030151569 Lee Aug 2003 A1
20030169219 LeChevalier Sep 2003 A1
20030174152 Noguchi Sep 2003 A1
20030178617 Appenzeller Sep 2003 A1
20030179626 Sanford Sep 2003 A1
20030197663 Lee Oct 2003 A1
20030206060 Suzuki Nov 2003 A1
20030230980 Forrest Dec 2003 A1
20040027063 Nishikawa Feb 2004 A1
20040056604 Shih Mar 2004 A1
20040066357 Kawasaki Apr 2004 A1
20040070557 Asano Apr 2004 A1
20040080262 Park Apr 2004 A1
20040080470 Yamazaki Apr 2004 A1
20040090400 Yoo May 2004 A1
20040108518 Jo Jun 2004 A1
20040113903 Mikami Jun 2004 A1
20040129933 Nathan Jul 2004 A1
20040130516 Nathan Jul 2004 A1
20040135749 Kondakov Jul 2004 A1
20040145547 Oh Jul 2004 A1
20040150592 Mizukoshi Aug 2004 A1
20040150594 Koyama Aug 2004 A1
20040150595 Kasai Aug 2004 A1
20040155841 Kasai Aug 2004 A1
20040174347 Sun Sep 2004 A1
20040174349 Libsch Sep 2004 A1
20040183759 Stevenson Sep 2004 A1
20040189627 Shirasaki Sep 2004 A1
20040196275 Hattori Oct 2004 A1
20040201554 Satoh Oct 2004 A1
20040207615 Yumoto Oct 2004 A1
20040233125 Tanghe Nov 2004 A1
20040239596 Ono Dec 2004 A1
20040252089 Ono Dec 2004 A1
20040257355 Naugler Dec 2004 A1
20040263437 Hattori Dec 2004 A1
20050007357 Yamashita Jan 2005 A1
20050030267 Tanghe Feb 2005 A1
20050035709 Furuie Feb 2005 A1
20050041128 Baker Feb 2005 A1
20050067970 Libsch Mar 2005 A1
20050067971 Kane Mar 2005 A1
20050068270 Awakura Mar 2005 A1
20050088085 Nishikawa Apr 2005 A1
20050088103 Kageyama Apr 2005 A1
20050110420 Arnold May 2005 A1
20050117096 Voloschenko Jun 2005 A1
20050140598 Kim Jun 2005 A1
20050140610 Smith Jun 2005 A1
20050145891 Abe Jul 2005 A1
20050156831 Yamazaki Jul 2005 A1
20050168416 Hashimoto Aug 2005 A1
20050206590 Sasaki Sep 2005 A1
20050225686 Brummack Oct 2005 A1
20050260777 Brabec Nov 2005 A1
20050026996 Ono Dec 2005 A1
20050269959 Uchino Dec 2005 A1
20050285822 Reddy Dec 2005 A1
20050285825 Eom Dec 2005 A1
20060007072 Choi Jan 2006 A1
20060012310 Chen Jan 2006 A1
20060027807 Nathan Feb 2006 A1
20060030084 Young Feb 2006 A1
20060038758 Routley Feb 2006 A1
20060044227 Hadcock Mar 2006 A1
20060066527 Chou Mar 2006 A1
20060092185 Jo May 2006 A1
20060232522 Roy Oct 2006 A1
20060261841 Fish Nov 2006 A1
20060264143 Lee Nov 2006 A1
20060273997 Nathan Dec 2006 A1
20060284801 Yoon Dec 2006 A1
20070001937 Park Jan 2007 A1
20070001939 Hashimoto Jan 2007 A1
20070008268 Park Jan 2007 A1
20070008297 Bassetti Jan 2007 A1
20070046195 Chin Mar 2007 A1
20070069998 Naugler Mar 2007 A1
20070080905 Takahara Apr 2007 A1
20070080906 Tanabe Apr 2007 A1
20070080908 Nathan Apr 2007 A1
20070080918 Kawachi Apr 2007 A1
20070103419 Uchino May 2007 A1
20070182671 Nathan Aug 2007 A1
20070273294 Nagayama Nov 2007 A1
20070285359 Ono Dec 2007 A1
20070296672 Kim Dec 2007 A1
20080012835 Rimon Jan 2008 A1
20080042948 Yamashita Feb 2008 A1
20080055209 Cok Mar 2008 A1
20080074413 Ogura Mar 2008 A1
20080088549 Nathan Apr 2008 A1
20080100545 Hong May 2008 A1
20080111812 Shirasaki May 2008 A1
20080122803 Izadi May 2008 A1
20080230118 Nakatani Sep 2008 A1
20090032807 Shinohara Feb 2009 A1
20090051283 Cok Feb 2009 A1
20090160743 Tomida Jun 2009 A1
20090162961 Deane Jun 2009 A1
20090174628 Wang Jul 2009 A1
20090213046 Nam Aug 2009 A1
20100052524 Kinoshita Mar 2010 A1
20100078230 Rosenblatt Apr 2010 A1
20100079711 Tanaka Apr 2010 A1
20100097335 Jung Apr 2010 A1
20100133994 Song Jun 2010 A1
20100134456 Oyamada Jun 2010 A1
20100140600 Clough Jun 2010 A1
20100156279 Tamura Jun 2010 A1
20100194956 Yuan et al. Aug 2010 A1
20100237374 Chu Sep 2010 A1
20100328294 Sasaki Dec 2010 A1
20110090210 Sasaki Apr 2011 A1
20110133636 Matsuo Jun 2011 A1
20110148801 Bateman Jun 2011 A1
20110180825 Lee Jul 2011 A1
20120212468 Govil Aug 2012 A1
20130009930 Cho Jan 2013 A1
20130032831 Chaji Feb 2013 A1
20130099692 Chaji Apr 2013 A1
20130113785 Sumi May 2013 A1
20140340436 Kumeta Nov 2014 A1
20160125796 Ohara May 2016 A1
20160203794 Lim et al. Jun 2016 A1
20170032722 Wang Feb 2017 A1
20180082642 Yamanaka Mar 2018 A1
20180144674 Gupta et al. May 2018 A1
Foreign Referenced Citations (95)
Number Date Country
1294034 Jan 1992 CA
2109951 Nov 1992 CA
2 249 592 Jul 1998 CA
2 368 386 Sep 1999 CA
2 242 720 Jan 2000 CA
2 354 018 Jun 2000 CA
2 436 451 Aug 2002 CA
2 438 577 Aug 2002 CA
2 483 645 Dec 2003 CA
2 463 653 Jan 2004 CA
2498136 Mar 2004 CA
2522396 Nov 2004 CA
2443206 Mar 2005 CA
2472671 Dec 2005 CA
2567076 Jan 2006 CA
2526436 Feb 2006 CA
2526782 Apr 2006 CA
1381032 Nov 2002 CN
1448908 Oct 2003 CN
1776922 May 2006 CN
101032027 Sep 2007 CN
101118923 Feb 2008 CN
101256293 Sep 2008 CN
101727237 Jun 2010 CN
102113039 Jun 2011 CN
102246220 Nov 2011 CN
102799331 Nov 2012 CN
102955600 Mar 2013 CN
105830144 Aug 2016 CN
20 2006 005427 Jun 2006 DE
0 940 796 Sep 1999 EP
1 028 471 Aug 2000 EP
1 103 947 May 2001 EP
1 130 565 Sep 2001 EP
1 184 833 Mar 2002 EP
1 194 013 Apr 2002 EP
1 310 939 May 2003 EP
1 335 430 Aug 2003 EP
1 372 136 Dec 2003 EP
1 381 019 Jan 2004 EP
1 418 566 May 2004 EP
1 429 312 Jun 2004 EP
1 439 520 Jul 2004 EP
1 465 143 Oct 2004 EP
1 467 408 Oct 2004 EP
1 517 290 Mar 2005 EP
1 521 203 Apr 2005 EP
2317499 May 2011 EP
2 205 431 Dec 1988 GB
09 090405 Apr 1997 JP
10-153759 Jun 1998 JP
10-254410 Sep 1998 JP
11 231805 Aug 1999 JP
11-282419 Oct 1999 JP
2000056847 Feb 2000 JP
2000-077192 Mar 2000 JP
2000-089198 Mar 2000 JP
2000-352941 Dec 2000 JP
2002-91376 Mar 2002 JP
2002-268576 Sep 2002 JP
2002-278513 Sep 2002 JP
2002-333862 Nov 2002 JP
2003-022035 Jan 2003 JP
2003-076331 Mar 2003 JP
2003-150082 May 2003 JP
2003-177709 Jun 2003 JP
2003-271095 Sep 2003 JP
2003-308046 Oct 2003 JP
2005-057217 Mar 2005 JP
2006065148 Mar 2006 JP
2009282158 Dec 2009 JP
485337 May 2002 TW
502233 Sep 2002 TW
538650 Jun 2003 TW
569173 Jan 2004 TW
WO 9425954 Nov 1994 WO
WO 9948079 Sep 1999 WO
WO 0127910 Apr 2001 WO
WO 02067327 Aug 2002 WO
WO 03034389 Apr 2003 WO
WO 03063124 Jul 2003 WO
WO 03077231 Sep 2003 WO
WO 03105117 Dec 2003 WO
WO 2004003877 Jan 2004 WO
WO 2004034364 Apr 2004 WO
WO 2005022498 Mar 2005 WO
WO 2005029455 Mar 2005 WO
WO 2005034072 Apr 2005 WO
WO 2005055185 Jun 2005 WO
WO 2006053424 May 2006 WO
WO 2006063448 Jun 2006 WO
WO 2006137337 Dec 2006 WO
WO 2007003877 Jan 2007 WO
WO 2007079572 Jul 2007 WO
WO 2010023270 Mar 2010 WO
Non-Patent Literature Citations (82)
Entry
Ahnood et al.: “Effect of threshold voltage instability on field effect mobility in thin film transistors deduced from constant current measurements”; dated Aug. 2009 (3 pages).
Alexander et al.: “Pixel ciIcuits and drive schemes for glass and elastic AMOLED displays”; dated Jul. 2005 (9 pages).
Alexander et al.: “Unique Electrical Measurement Technology for Compensation, Inspection, and Process Diagnostics of AMOLED HDTV”; dated May 2010 (4 pages).
Ashtiani et al.: “AMOLED Pixel Circuit With Electronic Compensation of Luminance Degradation”; dated Mar. 2007 (4 pages).
Chaji et al.: “A Current-Mode Comparator for Digital Calibration of Amorphous Silicon AMOLED Displays”; dated Jul. 2008 (5 pages).
Chaji et al.: “A fast settling current driver based on the CCII for AMOLED displays”; dated Dec. 2009 (6 pages).
Chaji et al.: “A Low-Cost Stable Amorphous Silicon AMOLED Display with Full V˜T- and V˜O˜L˜E˜D Shift Compensation”; dated May 2007 (4 pages).
Chaji et al.: “A low-power driving scheme for a-Si:H active-matrix organic light-emitting diode displays”; dated Jun. 2005 (4 pages).
Chaji et al.: “A low-power high-performance digital circuit for deep submicron technologies”; dated Jun. 2005 (4 pages).
Chaji et al.: “A novel a-Si:H Amoled pixel circuit based on short-term stress stability of a-Si:H TFTs”; dated Oct. 2005 (3 pages).
Chaji et al.: “A Novel Driving Scheme and Pixel Circuit for AMOLED Displays”; dated Jun. 2006 (4 pages).
Chaji et al.: “A novel driving scheme for high-resolution large-area a-Si:H AMOLED displays”; dated Aug. 2005 (4 pages).
Chaji et al.: “A Stable Voltage-Programmed Pixel Circuit for a-Si:H Amoled Displays”; dated Dec. 2006 (12 pages).
Chaji et al.: “A Sub-μA fast-settling current-programmed pixel circuit for AMOLED displays”; dated Sep. 2017.
Chaji et al.: “An Enhanced and Simplified Optical Feedback Pixel Circuit for AMOLED Displays”; dated Oct. 2006.
Chaji et al.: “Compensation technique for DC and transient instability of thin film transistor circuits for large-area devices”; dated Aug. 2008.
Chaji et al.: “Driving scheme for stable operation of 2-TFT a-Si AMOLED pixel”; dated Apr. 2005 (2 pages).
Chaji et al.: “Dynamic-effect compensating technique for stable a-Si:H AMOLED displays”; dated Aug. 2005 (4 pages).
Chaji et al.: “Electrical Compensation of OLED Luminance Degradation”; dated Dec. 2007 (3 pages).
Chaji et al.: “eUTDSP: a design study of a new VLIW-based DSP architecture”; dated May 2003 (4 pages).
Chaji et al.: “Fast and Offset-Leakage Insensitive Current-Mode Line Driver for Active Matrix Displays and Sensors”; dated Feb. 2009 (8 pages).
Chaji et al.: “High Speed Low Power Adder Design With a New Logic Style: Pseudo Dynamic Logic (SDL)”; dated Oct. 2001 (4 pages).
Chaji et al.: “High-precision, fast current source for large-area current-programmed a-Si flat panels”; dated Sep. 2006 (4 pages).
Chaji et al.: “Low-Cost AMOLED Television with IGNIS Compensating Technology”; dated May 2008 (4 pages).
Chaji et al.: “Low-Cost Stable a-Si:H AMOLED Display for Portable Applications”; dated Jun. 2006 (4 pages).
Chaji et al.: “Low-Power Low-Cost Voltage-Programmed a-Si:H AMOLED Display”; dated Jun. 2998 (5 pages).
Chaji et al.: “Merged phototransistor pixel with enhanced near infrared response and flicker noise reduction for biomolecular imaging”; dated Nov. 2008 (3 pages).
Chaji et al.: “Parallel Addressing Scheme for Voltage-Programmed Active-Matrix OLED Displays”; dated May 2007 (6 pages).
Chaji et al.: “Pseudo dynamic logic (SDL): a high-speed and low-power dynamic logic family”; dated 2002 (4 pages).
Chaji et al.: “Stable a-Si:H circuits based on short-term stress stability of amorphous silicon thin film transistors”; dated May 2006 (4 pages).
Chaji et al.: “Stable Pixel Circuit for Small-Area High-Resolution a-Si:H AMOLED Displays”; dated Oct. 2008 (6 pages).
Chaji et al.: “Stable RGBW AMOLED display with OLED degradation compensation using electrical feedback”; dated Feb. 2010 (2 pages).
Chaji et al.: “Thin-Film Transistor Integration for Biomedical Imaging and AMOLED Displays”; dated 2008 (177 pages).
European Search Report and Written Opinion for Application No. 08 86 5338 dated Nov. 2, 2011 (7 pages).
European Search Report for European Application No. EP 04 78 6661 dated Mar. 9, 2009.
European Search Report for European Application No. EP 05 75 9141 dated Oct. 30, 2009.
European Search Report for European Application No. EP 05 82 1114 dated Mar. 27, 2009 (2 pages).
European Search Report for European Application No. EP 07 71 9579 dated May 20, 2009.
European Search Report dated Mar. 26, 2012 in corresponding European Patent Application No. 10000421.7 (6 pages).
Extended European Search Report dated Apr. 27, 2011 issued during prosecution of European patent application No. 09733076.5 (13 pages).
Goh et al., “A New a-Si:H Thin Film Transistor Pixel Circul for Active-Matrix Organic Light-Emitting Diodes”, IEEE Electron Device Letters, vol. 24, No. 9, Sep. 2003, 4 pages.
International Search Report for International Application No. PCT/CA02/00180 dated Jul. 31, 2002 (3 pages).
International Search Report for International Application No. PCT/CA2004/001741 dated Feb. 21, 2005.
International Search Report for International Application No. PCT/CA2005/001844 dated Mar. 28, 2006 (2 pages).
International Search Report for International Application No. PCT/CA2005/001007 dated Oct. 18, 2005.
International Search Report for International Application No. PCT/CA2007/000652 dated Jul. 25, 2007.
International Search Report for International Application No. PCT/CA2008/002307, dated Apr. 28, 2009 (3 pages).
International Search Report for International Application No. PCT/IB2011/055135, Canadian Patent Office, dated Apr. 16, 2012 (5 pages).
International Search Report dated Jul. 30, 2009 for International Application No. PCT/CA2009/000501 (4 pages).
Jafarabadiashtiani et al.: “A New Driving Method for a-Si AMOLED Displays Based on Voltage Feedback”; dated 2005 (4 pages).
Lee et al.: “Ambipolar Thin-Film Transistors Fabricated by PECVD Nanocrystalline Silicon”; dated 2006 (6 pages).
Ma e y et al: “Organic Light-Emitting Diode/Thin Film Transistor Integration for foldable Displays” Conference record of the 1997 International display research conference and international workshops on LCD technology and emissive technology. Toronto, Sep. 15-19, 1997 (6 pages).
Matsueda y et al.: “35.1: 2.5-in. AMOLED with Integrated 6-bit Gamma Compensated Digital Data Driver”; dated May 2004.
Nathan et al.: “Backplane Requirements for Active Matrix Organic Light Emitting Diode Displays”; dated 2006 (16 pages).
Nathan et al.: “Call for papers second international workshop on compact thin-film transistor (TFT) modeling for circuit simulation”; dated Sep. 2009 (1 page).
Nathan et al.: “Driving schemes for a-Si and LTPS AMOLED displays”; dated Dec. 2005 (11 pages).
Nathan et al.: “Invited Paper: a-Si for AMOLED—Meeting the Performance and Cost Demands of Display Applications (Cell Phone to HDTV)”; dated 2006 (4 pages).
Nathan et al.: “Thin film imaging technology on glass and plastic” ICM 2000, Proceedings of the 12th International Conference on Microelectronics, (IEEE Cat. No. 00EX453), Tehran Iran; dated Oct. 31-Nov. 2, 2000, pp. 11-14, ISBN: 964-360-057-2, p. 13, col. 1, line 11-48; (4 pages).
Nathan et al., “Amorphous Silicon Thin Film Transistor Circuit Integration for Organic LED Displays on Glass and Plastic”, IEEE Journal of Solid-State Circuits, vol. 39, No. 9, Sep. 2004, pp. 1477-1486.
Office Action issued in Chinese Patent Application 200910246264.4 dated Jul. 5, 2013; 8 pages.
Patent Abstracts of Japan, vol. 2000, No. 09, Oct. 13, 2000—JP 2000 172199 A, Jun. 3, 2000, abstract.
Patent Abstracts of Japan, vol. 2002, No. 03, Apr. 3, 2002 (Apr. 4, 2004 & JP 2001 318627 A (Semiconductor EnergyLab DO LTD), Nov. 16, 2001, abstract, paragraphs '01331-01801, paragraph '01691, paragraph '01701, paragraph '01721 and figure 10.
Philipp: “Charge transfer sensing” Sensor Review, vol. 19, No. 2, Dec. 31, 1999 (Dec. 31, 1999), 10 pages.
Rafati et al.: “Comparison of a 17 b multiplier in Dual-rail domino and in Dual-rail D L (D L) logic styles”; dated 2002 (4 pages).
Safavaian et al.: “Three-TFT image sensor for real-time digital X-ray imaging”; dated Feb. 2, 2006 (2 pages).
Safavian et al.: “3-TFT active pixel sensor with correlated double sampling readout circuit for real-time medical x-ray imaging”; dated Jun. 2006 (4 pages).
Safavian et al.: “A novel current scaling active pixel sensor with correlated double sampling readout circuit for real time medical x-ray imaging”; dated May 2007 (7 pages).
Safavian et al.: “A novel hybrid active-passive pixel with correlated double sampling CMOS readout circuit for medical x-ray imaging”; dated May 2008 (4 pages).
Safavian et al.: “Self-compensated a-Si:H detector with current-mode readout circuit for digital X-ray fluoroscopy”; dated Aug. 2005 (4 pages).
Safavian et al.: “TFT active image sensor with current-mode readout circuit for digital x-ray fluoroscopy [5969D-82]”; dated Sep. 2005 (9 pages).
Sanford, James L., et al., “4.2 TFT AMOLED Pixel Circuits and Driving Methods”, SID 03 Digest, ISSN/0003, 2003, pp. 10-13.
Stewart M. et al., “Polysilicon TFT technology for active matrix OLED displays” IEEE transactions on electron devices, vol. 48, No. 5; Dated May 2001 (7 pages).
Tatsuya Sasaoka et al., 24.4L; Late-News Paper: a 13.9-inch AM-OLED Display with Top Emitting Structure and Adaptive Current Mode Programmed Pixel Circuit (TAC), SID 01 Digest, (2001), pp. 384-387.
Vygranenko et al.: “Stability of indium-oxide thin-film transistors by reactive ion beam assisted deposition”; dated 2009.
Wang et al.: “Indium oxides by reactive ion beam assisted evaporation: From material study to device application”; dated Mar. 2009 (6 pages).
Written Opinion dated Jul. 30, 2009 for International Application No. PCT/CA2009/000501 (6 pages).
Yi He et al., “Current-Source a-Si:H Thin Film Transistor Circuit for Active-Matrix Organic Light-Emitting Displays”, IEEE Electron Device Letters, vol. 21, No. 12, Dec. 2000, pp. 590-592.
Zhiguo Meng et al; “24.3: Active-Matrix Organic Light-Emitting Diode Display implemented Using Metal-Induced Unilaterally Crystallized Polycrystalline Silicon Thin-Film Transistors”, SID 01Digest, (2001), pp. 380-383.
International Search Report for Application No. PCT/IB2014/059409, Canadian Intellectual Property Office, dated Jun. 12, 2014 (4 pages).
Written Opinion for Application No. PCT/IB2014/059409, Canadian Intellectual Property Office, dated Jun. 12, 2014 (5 pages).
Extended European Search Report for Application No. EP 14181848.4, dated Mar. 5, 2015, (9 pages).
Extended European Search Report for Application No. EP 16192749.6, dated Dec. 15, 2016 (16 pages).
Related Publications (1)
Number Date Country
20230008299 A1 Jan 2023 US
Provisional Applications (1)
Number Date Country
62629450 Feb 2018 US
Continuations (2)
Number Date Country
Parent 17205639 Mar 2021 US
Child 17952781 US
Parent 16028073 Jul 2018 US
Child 17205639 US
Continuation in Parts (1)
Number Date Country
Parent 15968134 May 2018 US
Child 16028073 US