Claims
- 1. A planar dielectric integrated circuit, comprising:a first planar dielectric line comprising: a first slot which is provided by disposing two conductors at a fixed distance apart on a first main surface of a dielectric plate, and a second slot, which opposes the first slot and is provided by disposing two conductors at a fixed distance apart on a second main surface of said dielectric plate, with a region sandwiched between said first slot and said second slot being provided as a plane-wave propagation region; a dielectric resonator provided by a pair of mutually opposing conductor-free portions within corresponding ones of said conductors on said first and second main surfaces of said dielectric plate, said dielectric resonator being electromagnetically coupled to said first planar dielectric line; a slot line provided at an end portion of said first planar dielectric line on said dielectric plate; line conversion conductor patterns which are connected to said first planar dielectric line and which are used to perform mode conversion between said first planar dielectric line and said slot line; and electronic components disposed in such a manner as to be extended over said slot line.
- 2. The circuit of claim 1, further comprising:a second planar dielectric line comprising: a third slot which is provided by disposing two conductors at a fixed distance apart on said first main surface of said dielectric plate, and a fourth slot, which opposes the third slot and is provided by disposing two conductors at a fixed distance apart on said second main surface of said dielectric plate, with a region sandwiched between said third slot and said fourth slot being provided as a plane-wave propagation region; said second planar dielectric line being electromagnetically coupled to said dielectric resonator.
- 3. The circuit according to claim 2, further comprising:at least one conductive plate adjacent one of the first and second main surfaces of the dielectric plate, the conductive plate having at least one groove in a surface thereof, the at least one groove opposing at least one of the first planar dielectric line, the slot line, the line-conversion conductor patterns, and the second planar dielectric line.
- 4. The circuit according to claim 3, wherein a width of the at least one groove is greater than a width of one of the first planar dielectric line and the second planar dielectric line.
- 5. The circuit according to claim 4, wherein the width of the at least one groove is set such that a cut-off area is formed, the cut-off area having a propagation frequency which is higher than a desired propagation frequency of the plane-wave propagation region.
- 6. The circuit according to claim 5, wherein a depth of the at least one groove is set such that a cut-off area is formed, the cut-off area having a propagation frequency which is higher than a desired propagation frequency of the plane-wave propagation region.
- 7. The circuit of claim 2, wherein said dielectric resonator is coupled to an end of said second planar dielectric line.
- 8. The circuit of claim 1, further comprising:a conductive plate adjacent at least one of the first and second main surfaces of the dielectric plate, the conductive plate having at least one groove in a surface thereof, the at least one groove opposing at least one of the first planar dielectric line, the slot line and the line-conversion conductor patterns.
- 9. The circuit according to claim 8, wherein a width of the at least one groove is greater than a width of the first planar dielectric line.
- 10. The circuit according to claim 9, wherein the width of the at least one groove is set such that a cut-off area is formed, the cut-off area having a propagation frequency which is higher than a desired propagation frequency of the plane-wave propagation region.
- 11. The circuit according to claim 9, wherein a depth of the at least one groove is set such that a cut-off area is formed, the cut-off area having a propagation frequency which is higher than a desired propagation frequency of the plane-wave propagation region.
- 12. A planar dielectric integrated circuit, comprising:a first planar dielectric line comprising: a first slot which is provided by disposing two conductors at a fixed distance apart on a first main surface of a dielectric plate, and a second slot, which opposes the first slot and is provided by disposing two conductors at a fixed distance apart on a second main surface of said dielectric plate, with a region sandwiched between said first slot and said second slot being provided as a plane-wave propagation region; a slot line provided at an end portion of said first planar dielectric line on said dielectric plate; line-conversion conductor patterns which are connected to said first planar dielectric line and which are used to perform mode conversion between said first planar dielectric line and said slot line; and electronic components disposed in such a manner as to be extended over said slot line.
- 13. The circuit of claim 12, further comprising:a conductive plate adjacent at least one of the first and second main surfaces of the dielectric plate, the conductive plate having at least one groove in a surface thereof, the at least one groove opposing at least one of the first planar dielectric line, the slot line and the line-conversion conductor patterns.
- 14. The circuit according to claim 13, wherein a width of the at least one groove is greater than a width of the first planar dielectric line.
- 15. The circuit according to claim 14, wherein the width of the at least one groove is set such that a cut-off area is formed, the cut-off area having a propagation frequency which is higher than a desired propagation frequency of the plane-wave propagation region.
- 16. The circuit according to claim 15, wherein a depth of the at least one groove is set such that a cut-off area is formed, the cut-off area having a propagation frequency which is higher than a desired propagation frequency of the plane-wave propagation region.
Priority Claims (1)
Number |
Date |
Country |
Kind |
9-44162 |
Feb 1997 |
JP |
|
Parent Case Info
This is a division of application Ser. No. 09/031,981, filed Feb. 26, 1998, now U.S. Pat. No. 6,445,255.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
5872485 |
Ishikawa et al. |
Feb 1999 |
A |
6445255 |
Ishikawa et al. |
Sep 2002 |
B1 |
Foreign Referenced Citations (1)
Number |
Date |
Country |
735604 |
Oct 1996 |
EP |