High Voltage Thin Layer Devices (Resurf Devices), J. A. Appels & H. M. J. Vaes, Philips Research Laboratories, Eindhoven--The Netherlands, International Electron Device Meeting Technical Digest, 1979, pp. 238-241 (CH1504-0/79/0000-0238$00.75). |
Lateral DMOS Power Transistor Design, S. Colak, B. Singer, E. Stupp, IEE Electron Device Letters, vol. EDL-1, No. 4, Apr. 1980, pp. 51-53 (0193-8576/80/0400-0051$00.75). |
G. Feth et al., "Planar Trial Structures," IBM Tech Discl. Bull., vol. 19 #6, Nov. 1976, pp. 2297-2301. |