1. Field of the Invention
The present invention relates to a plasma display panel driving method and a plasma display apparatus.
2. Description of the Related Art
Conventionally, for example, Japanese Laid-Open Patent Publication No. H8-263007 (Patent Document 1) has disclosed a flat display panel apparatus. In the flat display panel apparatus, even if an address current is changed due to a large change of display data such as a motion picture, in order to enable stably controlling an address frequency, one frame is formed of plural subfields, and a gradation display having two steps or more or a multicolor display is formed by combining some of the plural subfields. The flat display panel apparatus provides a current detecting unit which detects an address current value to be consumed in each frame, a comparing unit which compares the address current value detected by the current detecting unit with at least two reference current values, and an address frequency control unit which controls the address frequency in a display frame based on an output from the comparing unit.
With this, in a case where the address frequency is controlled when the address current is increased, even if a current value is changed due to a change of display data, an uncomfortable feeling caused by a change of display characteristics on a screen can be reduced by the frequency control.
When the display characteristics are changed due to a change of the address current, the change of the display characteristics can be controlled in the structure of Patent Document 1; however, a change of the display characteristics due to another reason cannot be prevented.
In a plasma display apparatus using a plasma display panel, in the address period in which a cell to be lighted is selected, in addition to the change of the display characteristics, in some cases, heat is generated in a driving circuit. In Patent Document 1, a circuit which generates heat caused by the address current can be protected; however, a circuit cannot be protected from heat being generated due to another reason.
For example, in a case where a display pattern called a transverse band pattern (horizontal band pattern) in which black row patterns and white row patterns are alternately displayed in the vertical direction on a plasma display panel, when a Y electrode scans in the address period and an address pulse is applied by being switched, a current for charging and discharging flows between a Y electrode driving circuit and an address driving circuit, and elements on the circuits generate heat. That is, in the horizontal band pattern, the amount of the charging and discharging current between address electrodes of discharge cells disposed adjacent to each other in the horizontal direction becomes small and the number of switching times of the address pulse is great, and the current between the Y electrode driving circuit and the address driving circuit becomes a maximum value.
In
In
In
When the above operations are repeated in which the positive address pulse Va is sequentially applied to the address electrodes A1 through A6, and the negative scan pulse −Vy is applied to the Y electrode Yi, a discharge cell to be lighted can be selected in a screen of the plasma display panel 10.
As shown in
Next, referring to
In a discharge cell Cij of the plasma display panel 10, a capacitive load is formed between an X electrode Xi and a Y electrode Yi, a capacitive load Cax is formed between an address electrode Aj and the X electrode Xi, and a capacitive load Cay is formed between the address electrode Aj and the Y electrode Yi. Since a problem of the address discharge in the address period is studied, a relationship between the Y electrode driving circuit 40 and the address electrode driving circuit 20 is studied.
In
The Y electrode driving circuit 40 includes a scan driver 41 and a sustain driver 42; the scan driver 41 provides switching elements My1 and My2, and the sustain driver 42 provides switching elements My3 and My4. In the scan driver 41, when a scan pulse is sustained to be ground potential, the switching element My1 is switched ON and the switching element My2 is switched OFF, and when the negative scan pulse −Vy is applied to a Y electrode Yi, the switching element My1 is switched OFF and the switching element My2 is switched ON.
In the address period, the switching elements Ma1 and Ma2 in the address electrode driving circuit 20 alternately repeat ON and OFF, and electric potential to be applied to the capacitive load Cay is alternately fixed to ground potential and the positive address pulse Va.
When the scan driver 41 of the Y electrode driving circuit 40 scans the Y electrode Yi, the scan driver 41 outputs the negative scan pulse −Vy, and when the scan driver 41 does not scan the Y electrode Yi, the scan driver 41 outputs ground potential (0 V). In the capacitive load Cay, an electric charge Q=Cay×V is created by a voltage V between both ends of the capacitive load Cay; however, since the capacitance of the capacitive load Cay is constant, the electric charge Q is changed by the change of the voltage V. The changed electric charge Q generates a current and the current flows into a resistor R in the Y electrode driving circuit 40. When the amount of the current is great, heat is generated in the resistor R; consequently, heat is generated in the Y electrode driving circuit 40.
When electric potential output from the address electrode driving circuit 20 is frequently changed due to the switching in the address electrode driving circuit 20 and the amount of the electric charge Q to be stored in the capacitive load Cay is great, the current flowing into the resistor R becomes great. Therefore, when all the lines in the horizontal direction have the same electric potential, it is conceivable that the Y electrode Yi having the greatest electric charge is generated and the current flowing into the resistor R becomes the maximum value. Consequently, when the horizontal band pattern shown in
In the sustain driver 42, by switching ON the switching element My3 and switching OFF the switching element My4, the sustain driver 42 generates a sustain pulse Vs (described below) and applies the sustain pulse Vs to the discharge cell Cij; and by switching OFF the switching element My3 and switching ON the switching element My4, the sustain driver 42 applies ground potential to the discharge cell Cij.
Similar to the sustain driver 42, in the X electrode driving circuit 30, by switching ON a switching element Mx1 and switching OFF a switching element Mx2, the X electrode driving circuit 30 generates the sustain pulse Vs and applies the sustain pulse Vs to the discharge cell Cij; and by switching OFF the switching element Mx1 and switching ON the switching element Mx2, the X electrode driving circuit 30 applies ground potential to the discharge cell Cij. That is, the sustain pulse Vs is alternately applied to the X electrode Xi and the Y electrode Yi, and a sustain discharge can be performed. When the sustain discharge is performed, even if the display pattern is the horizontal band pattern, the problem of heat being generated in the Y electrode driving circuit 40 does not occur.
However, as described above, when the display pattern is the horizontal band pattern, heat is generated in the Y electrode driving circuit 40 in the address period.
In a preferred embodiment of the present invention, there is provided a plasma display panel driving method and a plasma display apparatus in which heat generation in a Y electrode driving circuit is reduced in an address period even if a display pattern on the plasma display panel is a horizontal band pattern or a pattern approximating the horizontal band pattern.
According to one aspect of the present invention, there is provided a plasma display panel driving method for driving a plasma display panel by dividing one field of an image into plural subfields. The plasma display panel includes plural address electrodes extending in the vertical direction, plural Y electrodes extending in the horizontal direction, and plural discharge cells formed at corresponding positions where each address electrode crosses each Y electrode in the planar view. The plasma display panel driving method includes the steps of detecting an address switching load from input data by counting the number of switching times between ON and OFF of an address pulse applied to the address electrodes, detecting a switching load among adjacent address data by counting the number of times in which ON and OFF of the address pulse are differently output among the adjacent address electrodes, and controlling to reduce the number of subfields by reducing a part of the subfields when the address switching load is a predetermined first threshold value or more and the switching load among address data is a predetermined second threshold value or less.
With this, when a horizontal band pattern or a pattern approximating the horizontal band pattern is displayed on the plasma display panel in which pattern an address pulse applied to address electrodes alternately becomes ON and OFF in the vertical direction and the address pulse applied to the adjacent address electrodes in the horizontal direction continues to be ON or OFF, a current flowing into a Y electrode driving circuit can be reduced by detecting the display pattern. Therefore, heat generation in the Y electrode driving circuit can be reduced.
Features and advantages of the invention will become more apparent from the following detailed description when read in conjunction with the accompanying drawings, in which:
In the following, a preferred embodiment of the present invention is described with reference to the drawings.
An image is displayed on the plasma display panel 10. The plasma display panel 10 includes plural X electrodes X1, X2, X3, . . . , Xi extending in the horizontal direction (lateral direction), and plural Y electrodes Y1, Y2, Y3, . . . , Yi extending in the horizontal direction. In the following, in some cases, the electrode(s) Yi having a suffix “i” represents each Y electrode or the plural Y electrodes, and the electrode(s) Xi having a suffix “i” represents each X electrode or the plural X electrodes. In addition, the plasma display panel 10 includes plural address electrodes A1, A2, A3, . . . , Aj extending in the vertical direction (longitudinal direction). In the following, in some cases, the address electrode(s) Aj having a suffix “j” represents each address electrode or the plural address electrodes.
The X electrodes Xi and the Y electrodes Yi extending in the horizontal direction are alternately disposed in the vertical direction. The X electrode Xi can be called a sustain electrode, and the Y electrode Yi can be called a scan electrode. At a position where the X electrode Xi, the Y electrode Yi, and the address electrode Aj cross each other in the planar view, a discharge cell Cij (display cell) is formed. The discharge cell Cij corresponds to a pixel, and the plasma display panel 10 can display a two-dimensional image by utilizing the discharge cells Cij. In the discharge cell Cij, a space exists between the X electrode Xi and the Y electrode Yi and the space forms a capacitive load.
The upper substrate 11 includes a glass substrate 12 and the plural X electrodes Xi and the plural Y electrodes Yi are extended in the horizontal direction (lateral direction) on the inner surface of the glass substrate 12 so that the X electrodes Xi and the Y electrodes Yi are alternately disposed in the vertical direction (longitudinal direction). In addition, the upper substrate 11 includes a dielectric layer 13 and a protection film 14, and the dielectric layer 13 and the protection film 14 cover the X electrodes Xi and the Y electrodes Yi.
The lower substrate 15 includes a glass substrate 16, and the plural address electrodes Aj are extended in the vertical direction (longitudinal direction) on the surface of the glass substrate 16, and a dielectric layer 17 covers the plural address electrodes Aj and the glass substrate 16. In addition, plural ribs 18 are formed on the dielectric layer 17.
Plural partitions are formed at the position where the upper substrate 11 faces the lower substrate 15 by the plural ribs 18, and the plural discharge cells Cij are formed by the partitions. That is, a region divided by the partitions at the position where the X electrode Xi and the Y electrode Yi cross the address electrode Aj forms the discharge cell Cij. In addition, on the surface of the discharge cell Cij; that is, between the two adjacent ribs 18, a fluorescent substance 19 is formed. The fluorescent substance 19 includes a red fluorescent substance 19R, a green fluorescent substance 19G, and a blue fluorescent substance 19B, and a pixel is formed by the above three fluorescent substances 19R, 19G, and 19B.
In a discharge of the discharge cell Cij, when pluses are applied to the corresponding address electrode Aj and the Y electrode Yi, an address discharge is generated, and a wall electric charge is stored in the discharge cell Cij by the address discharge. In the address discharge, an ON signal of the address pulse is applied to a discharge cell Cij to be lighted, and an OFF signal of the address pulse is applied to another discharge cell Cij to be unlighted. The address pulses corresponding to whether the discharge cells Cij are to be lighted or unlighted are simultaneously applied to all the address electrodes A1 through Aj.
In a line of the Y electrodes Yi where an address selection is performed, a scan pulse is sequentially applied to the Y electrodes Y, through Yi. Corresponding to the ON or OFF signal of the address electrodes Aj, the address discharge is generated in a discharge cell Cij to which the ON signal is applied and the address discharge is not generated in another discharge cell Cij to which the OFF signal is applied. A period in which an address discharge is generated and a discharge cell Cij to be lighted is selected is called the address period.
Next, sustain pulses are applied to the corresponding X electrode Xi and Y electrode Yi; since a sufficient wall electric charge is stored in a discharge cell Cij where the address discharge is generated, a sustain discharge is generated in the discharge cell Cij and the discharge cell Cij is lighted, and another discharge cell Cij where the address discharge is not generated is not lighted due to no sustain discharge. A period during which the sustain discharge is generated is called a sustain period.
The plasma display apparatus of the present invention can include the plasma display panel 10 shown in
Returning to
The address electrode driving circuit 20 drives the address electrodes Aj. The address electrode driving circuit 20 supplies an address pulse having a predetermined voltage to the address electrode Aj and generates an address discharge in the discharge cell Cij.
The Y electrode driving circuit 40 drives the Y electrode Yi and includes a scan driver 41 and a sustain driver 42.
The scan driver 41 supplies a scan pulse having a predetermined voltage to the Y electrode Yi and generates an address discharge in a discharge cell Cij corresponding to control of the control circuit 50 and the sustain driver 42.
The sustain driver 42 supplies a sustain pulse having a predetermined voltage to the Y electrode Yi and generates a sustain discharge in a discharge cell Cij.
The X electrode driving circuit 30 drives the X electrodes Xi. The X electrode driving circuit 30 supplies a sustain pulse having a predetermined voltage to the X electrodes Xi and generates a sustain discharge in discharge cells Cij. The X electrodes Xi are connected to each other and have the same voltage level.
The control circuit 50 controls and drives the address electrode driving circuit 20, the X electrode driving circuit 30, and the Y electrode driving circuit 40. When an input signal S of one frame or one field of an image which is a general image signal is input to the control circuit 50, the control circuit 50 performs subfield conversion in which the image of one frame or one field is divided into plural subfields, and generates address data for driving the address electrode driving circuit 20 and generates scan data for driving the scan driver 41 of the Y electrode driving circuit 40. In addition, the control circuit 50 generates sustain data for driving the X electrode driving circuit 30 and the sustain driver 42 of the Y electrode driving circuit 40.
In order to reduce the heat generation in the Y electrode driving circuit 40 when a display image on the plasma display panel 10 becomes a horizontal band pattern or a pattern approximating the horizontal band pattern, the control circuit 50 according to the present embodiment includes an address switching load detecting unit 51, a switching load among adjacent address data detecting unit 52, a load ratio calculating unit 53, and the number of subfield reducing control unit 54.
The address switching load detecting unit 51 counts the number of switchings between ON and OFF of the address pulse when the control circuit 50 generates the address data to be sent to the address electrode driving circuit 20 from the input data of the input signal S. As shown in
Since the address pulse is output by synchronizing with scanning of the Y electrode Yi in each address electrode Aj, it is possible that the address switching load detecting unit 51 counts the number of switchings between ON and OFF of the address pulse of all the address electrodes Aj and sums the counted numbers. That is, the address switching load detecting unit 51 detects an address switching load by synchronizing with the scanning of the Y electrode Yi. In normal control, it is sufficient that the address switching load is detected in one screen of an image, one subfield of the image, or one field of the image; however, since the output number of the address pulses corresponds to the scanning line number of the Y electrodes Yi, the above control can be applied in the middle of the one screen of the image.
The address switching load detecting unit 51 can be realized by a predetermined electronic circuit, for example, an ASIC (application specific integrated circuit) or an MPU (micro processing unit). Detailed operations of the address switching load detecting unit 51 are described below.
The switching load among adjacent address data detecting unit 52 counts and detects the number of times in which ON and OFF of the address pulse are differently output among the adjacent address electrodes Aj−1, Aj, and Aj+1. As shown in
In the detection by the switching load among adjacent address data detecting unit 52, when the number of times when ON and OFF of the address pulses are adjacently output among the adjacent address electrodes Aj in the horizontal direction is small; that is, ON or OFF is almost continued, the load and the heat generated in the Y electrode driving circuit 40 becomes great. Similar to the address switching load detecting unit 51, the switching load among adjacent address data detecting unit 52 can be realized by a predetermined electronic circuit, for example, an ASIC or an MPU. Detailed operations of the switching load among adjacent address data detecting unit 52 are described below.
Returning again to
The number of subfield reducing control unit 54 controls reducing the number of subfields based on the results detected by the address switching load detecting unit 51 and the switching load among adjacent address data detecting unit 52. That is, when the number of subfield reducing control unit 54 determines that an image is a horizontal band pattern or a pattern approximating the horizontal band pattern and heat is generated in the Y electrode driving circuit 40, the number of subfield reducing control unit 54 controls reducing the number of subfields, reduces a current flowing into the Y electrode driving circuit 40, and reduces the heat generation in the Y electrode driving circuit 40. In other words, when the number of subfields is reduced, a current flowing into the Y electrode driving circuit 40 is reduced, the load for the Y electrode driving circuit 40 is lowered, and the heat generation can be reduced in the Y electrode driving circuit 40.
Similar to the address switching load detecting unit 51, the number of subfield reducing control unit 54 can be realized by a predetermined electronic circuit, for example, an ASIC or an MPU. Determination of the horizontal band pattern and detailed operations of the number of subfield reducing control unit 54 are described below.
The load ratio calculating unit 53 calculates a ratio of the address switching load (the number of switching times between ON and OFF) detected by the address switching load detecting unit 51 to the switching load among adjacent address data (the number of adjacent times of ON and OFF signals) detected by the switching load among adjacent address data detecting unit 52. The load ratio calculating unit 53 can be included in the control circuit 50 depending on necessity.
As described above, when the address switching load is great, the load in the Y electrode driving circuit 40 is great, and when the switching load among adjacent address data is small, the load in the Y electrode driving circuit 40 is great. Therefore, for example, a ratio is obtained by dividing the switching load among adjacent address data by the address switching load, and when the obtained ratio is a predetermined load ratio threshold value or less, it can be determined that a pattern is a horizontal band pattern or a pattern approximating the horizontal band pattern.
In
Next, a general subfield method which is used in the control circuit 50 is described.
Discharge periods of one subfield are shown in
In the reset period, a voltage which is applied to an X electrode Xi falls from Vxx1 to ground potential 0 V, and a voltage which is applied to a Y electrode Yi rises from Vs to (Vs+Vw) ; with this, a large reset current is generated. After this, the voltage which is applied to the X electrode Xi is returned to Vxx1, and a voltage which is applied to the Y electrode Yi is lowered. When the voltage which is applied to the Y electrode Yi becomes (−Vy+α), the voltage which is applied to the X electrode Xi becomes Vxx2.
In the address period after the reset period, an address pulse Va is applied to the address electrode Aj, a scan pulse −Vy is applied to the Y electrode Yi, and an address discharge is generated in a discharge cell Cij to be lighted. In the discharge cell Cij to which the address pulse Va and the scan pulse −Vy are applied, the potential difference between the address electrode Aj and the Y electrode Yi becomes (Va−(−Vy))=(Va+Vy), and the address discharge is generated in the discharge cell Cij. When the address pulse Va is not applied and only the scan pulse −Vy is applied, the potential difference between the address electrode Aj and the Y electrode Yi is Vy, and the address discharge is not generated in the discharge cell Cij.
In
When the address pulse Va is switched between ON and OFF with the passage of time, as shown in
Therefore, when the detected results from the address switching load detecting unit 51 and the switching load among adjacent address data 52 are used, it can be detected whether the field image is the horizontal band pattern or the zigzag pattern.
In the horizontal direction of the screen of the image, when the voltage waveform shown in
As described above, when a time change between ON and OFF of the address pulse Va and the number of adjacent ON and OFF states in a pattern in the horizontal direction are detected, the horizontal band pattern can be suitably detected.
In the sustain period shown in
In
Next, referring to
In
Next, from the input display image data, the address switching load detecting unit 51 detects an address switching load and the switching load among adjacent address data detecting unit 52 detects the switching load among adjacent address data (the number of times in which ON and OFF of the address pulse are differently output among the adjacent address electrodes Aj−1, Aj, and Aj+1).
In the detection of the address switching load by the address switching load detecting unit 51, the number of switching times between ON and OFF of the address pulse Va is counted in each address electrode Aj, and the counted number of switching times in all the address electrodes Aj can be summed in a predetermined unit such as one field unit. With this, the total number of switching times between ON and OFF of the address pulse Va can be detected in a predetermined unit such as one screen unit, one subfield unit, and one field unit; therefore, a horizontal band pattern can be accurately detected.
In addition, in the detection of the switching load among adjacent address data by the switching load among adjacent address data detecting unit 52, the number of times in which ON and OFF of the address pulse are differently output among the adjacent address electrodes Aj−1, Aj, and Aj+1 is detected in each line. Similar to the address switching load detecting unit 51, the detected results in all the lines are summed in the predetermined unit such as one screen unit, one subfield unit, and one field unit. With this, a pattern such as a zigzag pattern which does not generate a large amount of heat in the Y electrode driving circuit 40 can be excluded from patterns detected by the address switching load detecting unit 51; therefore, a horizontal band pattern can be accurately detected.
The number of subfield reducing control unit 54 controls reducing the number of subfields when the number of subfield reducing control unit 54 determines that display image data are formed of a horizontal band pattern or a pattern approximating the horizontal band pattern based on the detected results by the address switching load detecting unit 51 and the switching load among adjacent address data detecting unit 52. For example, the number of subfield reducing control unit 54 can control reducing the number of subfields when the display image data satisfy a predetermined condition for forming the horizontal band pattern by the detected results of the address switching load by the address switching load detecting unit 51 and the switching load among adjacent address data by the switching load among adjacent address data detecting unit 52.
When the address switching load is increased, a horizontal band pattern is likely formed; therefore, a predetermined vertical direction threshold value (first threshold value) is determined, and when the address switching load is the predetermined vertical direction threshold value or more, it is determined that a horizontal band pattern forming condition is satisfied.
The vertical direction threshold value can be determined to be, for example, a value in which a predetermined percent (%) of the maximum number of switching times between ON and OFF of the address pulse which can be obtained in one field.
For example, in a plasma display panel having 1280 pixels in the horizontal direction and 1080 pixels in the vertical direction, when the maximum number of subfields is determined to be 11 and interlaced scanning is used in which lines are scanned every two lines, the maximum value of switching times is shown in Equation (1).
The number of pixels in one field in the vertical direction in the interlaced scanning×the number of pixels in the horizontal direction×the number of subfields=the maximum value of switching times.
540×1,280×11=7,603,200 Equation (1)
For example, when the number of subfield reducing control unit 54 controls reducing one subfield every time when the number of switching times is greater than 36% of the maximum value of switching times, the vertical direction threshold value is shown in Equation (2).
The vertical direction threshold value=7,603,200×0.36=2,737,152≈2,740,000 Equation (2)
As described above, the vertical direction threshold value can be determined to be a value step by step (some percent) without determining it to be a fixed value, and the number of subfield reducing control unit 54 can control reducing one subfield every time when the number of switching times is greater than the vertical direction threshold value. With this, every time when the display pattern becomes a pattern approximating the horizontal band pattern before the display pattern becomes the horizontal band pattern, the heat generation in the Y electrode driving circuit 40 can be controlled step by step. That is, the heat generation in the Y electrode driving circuit 40 can be suitably controlled corresponding to the display pattern.
In addition, when the display pattern is a perfect horizontal band pattern, ON or OFF among the adjacent address pulses is the same in the switching load among adjacent address data (the number of times in which ON and OFF of the address pulse are differently output among the adjacent address electrodes is 0), and at this time, the maximum heat is generated in the Y electrode driving circuit 40. Therefore, since when the switching load among adjacent address data is small, the heat generation in the Y electrode driving circuit 40 is great, it can be determined that the display pattern is the horizontal band pattern or a pattern approximating the horizontal band pattern when the switching load among adjacent address data is a predetermined horizontal direction threshold value (second threshold value) or less.
The horizontal direction threshold value can be determined to be, for example, a value in which a predetermined percent (%) of the maximum number of different times between ON and OFF of the adjacent address pulses which can be obtained in one field.
As described above, for example, it is assumed that the plasma display panel has 1280 pixels in the horizontal direction, 1080 pixels in the vertical direction, the maximum number of subfields is 11, and interlaced scanning is used in which lines are scanned every two lines. In this case, when the number of subfield reducing control unit 54 controls reducing one subfield every time when the maximum number of different times between ON and OFF among the adjacent address electrodes is, for example, 2% or less, the horizontal direction threshold value is shown in Equation (3).
The horizontal direction threshold value=7,603,200×0.02=152,064≈152,000 Equation (3)
As described above, in a predetermined unit, for example, in one field unit, in a case where the address switching load is the predetermined vertical direction threshold value or more and the switching load among adjacent address data is the predetermined horizontal direction threshold value or less, the number of subfield reducing control unit 54 controls reducing the number of the subfields. When it is determined that the display pattern is the horizontal band pattern or a pattern approximating the horizontal band pattern, the heat generation in the Y electrode driving circuit 40 can be surely reduced by the number of subfield reducing control unit 54.
In
As described above, the number of subfield reducing control unit 54 can distribute the luminance of a reduced subfield to remaining subfields without simply reducing the number of subfields. With this, the heat generation in the Y electrode driving circuit 40 can be controlled without influencing the reduction of the number of subfields on the display image.
In
Next, referring to
As shown in
That is, as shown in
As described above, when the address switching load (the number of switching times between ON and OFF) is increased, the heat generation in the Y electrode driving circuit 40 is increased, and when the switching load among adjacent address data (the number of adjacent times of ON and OFF signals) is decreased, the heat generation in the Y electrode driving circuit 40 is increased. Therefore, the load ratio calculating unit 53 divides the switching load among adjacent address data (the number of adjacent times of ON and OFF signals) by the address switching load (the number of switching times between ON and OFF), and when the divided value is a predetermined load ratio threshold value or less, the display pattern can be determined to be the horizontal band pattern.
The load ratio threshold value can be determined to be a value obtained by, for example, dividing the horizontal direction threshold value by the vertical direction threshold value. When the load ratio obtained by dividing the switching load among adjacent address data by the address switching load is the load ratio threshold value or less, the display pattern can be determined to be the horizontal band pattern.
On the contrary, the load ratio threshold value can be determined to be a value obtained by, for example, dividing the vertical direction threshold value by the horizontal direction threshold value. When the load ratio obtained by dividing the address switching load by the switching load among adjacent address data is the load ratio threshold value or more, the display pattern can be determined to be the horizontal band pattern.
By the above structure, when the number of subfield reducing control unit 54 determines that display image data are formed of a horizontal band pattern or a pattern approximating the horizontal band pattern, the number of subfield reducing control unit 54 can determine by using only one threshold value (the load ratio threshold value) instead of using the two first and second threshold values. That is, the determining processes can be simplified.
Further, the present invention is not limited to the specifically disclosed embodiment, and variations and modifications may be made without departing from the scope of the present invention.
The present application is based on Japanese Priority Patent Application No. 2008-036381 filed on Feb. 18, 2008, with the Japanese Patent Office, the entire contents of which are hereby incorporated herein by reference.
| Number | Date | Country | Kind |
|---|---|---|---|
| 2008-036381 | Feb 2008 | JP | national |