Claims
- 1. A floating gate Erasable Programmable ROM memory device comprising;
- a lightly doped silicon semiconductor substrate having a surface, said substrate being doped with a first type of dopant with a channel region with two ends, and said channel region having a surface and two sides joining said two ends formed in said substrate,
- a doped source region formed in said substrate on one side of said channel region and a doped drain region formed in said substrate on the other side of said of said channel region,
- a tunnel oxide layer formed over said surface of said channel region and field oxide regions formed over said surface of said substrate adjacent to said ends of said channel,
- a floating gate electrode formed from a doped first polysilicon layer formed above said tunnel oxide layer and above said field oxide regions,
- said floating gate electrode including a first capacitor region doped with a type of dopant of an opposite type from said substrate formed above said tunnel oxide layer and said first capacitor region being located above said channel,
- said floating gate electrode including a second capacitor region doped with an opposite type of dopant from said first capacitor region,
- said second capacitor region being formed above said field oxide region,
- said first capacitor region and said second capacitor region forming a PN junction in said floating gate electrode,
- an integrate electrode dielectric layer covering said floating gate electrode including said first capacitor region and said second capacitor region,
- a polysilicon control gate electrode formed from a second polysilicon layer located over said integrate electrode dielectric layer, and
- an additional dielectric layer located over said control gate electrode of said Erasable Programmable ROM memory device.
- 2. A device in accordance with claim 1 wherein said floating gate ROM device includes:
- said substrate and said channel region being P doped,
- said first capacitor region being an N doped region over said tunnel oxide region, and
- said second capacitor region being an P doped region over said field oxide region.
- 3. A device in accordance with claim 2 wherein
- the concentration of N dopant in said first capacitor region is from about 6.times.10.sup.19 ions/cm.sup.3 to about 2.times.10.sup.20 ions/cm.sup.3, and
- the concentration of P dopant in said second capacitor region is from about 6.times.10.sup.18 ions/cm.sup.3 to about 2.times.10.sup.19 ions/cm.sup.3.
- 4. A device in accordance with claim 2 wherein:
- said substrate comprises a P-doped silicon semiconductor,
- said first capacitor region is doped with an N type dopant selected from the group consisting of arsenic and phosphorus, formed in said first polysilicon layer over the tunnel oxide layer, with a concentration of N dopant in said first polysilicon layer from about 6.times.10.sup.19 ions/cm.sup.3 to about 2.times.10.sup.20 ions/cm.sup.3, and
- said second capacitor region is doped with a P type dopant comprising boron formed in said first polysilicon layer with a concentration of P dopant from about 6.times.10.sup.18 ions/cm.sup.3 to about 2.times.10.sup.19 ions/cm.sup.3.
- 5. A device in accordance with claim 2 wherein the PN junction comprises:
- said first capacitor region formed in said first polysilicon layer comprising an N-type region formed in a portion of said first polysilicon layer of ion implanted with N type ions selected from the group consisting of arsenic ions and phosphorus ions, said N type dopant implanted with a concentration from about 6.times.10.sup.19 ions/cm.sup.3 to about 2.times.10.sup.20 ions/cm.sup.3, and
- a second capacitor region formed in said first polysilicon layer comprising a P-type capacitor implant in said first polysilicon layer P- boron dopant in said first polysilicon layer with a concentration from about 6.times.10.sup.18 ions/cm.sup.3 to about 2.times.10.sup.19 ions/cm.sup.3.
- 6. A device in accordance with claim 1 wherein
- in said first capacitor region the concentration of N dopant is from about 6.times.10.sup.19 ions/cm.sup.3 to about 2.times.10.sup.20 ions/cm.sup.3, and
- in said second capacitor region the concentration of P dopant is from about 6.times.10.sup.18 ions/cm.sup.3 to about 2.times.10.sup.19 ions/cm.sup.3.
- 7. A device in accordance with claim 1 wherein
- in said first capacitor region the concentration of N dopant is from about 6 10.sup.19 ions/cm.sup.3 to about 2.times.10.sup.20 ions/cm.sup.3 ion implanted N type dopant selected from the group consisting of arsenic and phosphorus ions forming N+ doped regions, and
- in said second capacitor region the concentration is from about 6.times.10.sup.18 ions/cm.sup.3 to about 2.times.10.sup.19 ions/cm.sup.3 of ion implanted P type boron dopant.
- 8. A floating gate ROM device in accordance with claim 1 wherein said first polysilicon layer has a thickness from about 1.5 k.ANG. to about 2 k.ANG..
- 9. A floating gate ROM device in accordance with claim 2 wherein said first polysilicon layer has a thickness from about 1.5 k.ANG. to about 2 k.ANG..
- 10. A floating gate ROM device in accordance with claim 3 wherein said first polysilicon layer has a thickness from about 1.5 k.ANG. to about 2 k.ANG..
- 11. A floating gate ROM device in accordance with claim 5 wherein said first polysilicon layer has a thickness from about 1.5 k.ANG. to about 2 k.ANG..
- 12. A floating gate ROM device in accordance with claim 7 wherein said first polysilicon layer has a thickness from about 1.5 k.ANG. to about 2 k.ANG..
- 13. A floating gate Erasable Programmable ROM device in accordance with claim 2 wherein
- in the program mode the voltages are as follows:
- V.sub.g =12V
- V.sub.d =7V
- V.sub.s =0V
- V.sub.b =0V
- in the erase mode the voltages are as follows:
- V.sub.g =0V
- V.sub.d =FL
- V.sub.s =10V
- V.sub.b =0V
- in the erase mode the Fowler-Nordheim voltages are as follows:
- V.sub.g =-7V
- V.sub.d =FL
- V.sub.s =8V
- V.sub.b =0V
- where
- V.sub.g is the control gate voltage,
- V.sub.d is applied drain region voltage,
- V.sub.s is the applied source voltage and
- V.sub.b is the applied substrate voltage.
- 14. A floating gate ROM device in accordance with claim 7 wherein said first polysilicon layer has a thickness from about 1.5 k.ANG. to about 2 k.ANG., and said second polysilicon layer has a thickness from about 2 k.ANG. to about 2.5 k.ANG..
- 15. A floating gate Erasable Programmable ROM device comprising:
- a lightly doped P- semiconductor substrate having a surface, a doped source region and a doped drain region formed in said substrate, and a tunnel oxide layer and field oxide regions formed over said surface of said substrate,
- a PN junction floating gate electrode formed from a first polysilicon layer comprising doped polysilicon with an N doped capacitor region formed above said tunnel oxide layer and said floating gate electrode including at least one P doped capacitor region above a said field oxide region juxtaposed with said N doped capacitor region to form a PN junction,
- an interpolysilicon ONO dielectric layer covering said PN floating gate electrode,
- a polysilicon control gate electrode formed from a second polysilicon layer located over said ONO dielectric layer,
- an additional dielectric layer over said control gate electrode with a via opening down to said drain region, and
- an electrical conductor over said additional dielectric layer extending down into said via opening into contact with said drain region of said Erasable Programmable ROM memory device.
- 16. A floating gate Erasable Programmable ROM device in accordance with claim 15 comprising:
- an applied control gate voltage V.sub.g is connected to a first node N.sub.1 connected to said control electrode,
- said first node connected through a capacitor C.sub.fn N type floating gate capacitor to a second node N.sub.2 comprising said N doped region of said floating gate electrode which is connected through a capacitor C.sub.gd for coupling said floating gate drain region to said drain region,
- said drain region being connected to an applied drain region voltage V.sub.d,
- said node N.sub.2 being connected through a capacitor C.sub.gb between said substrate and said floating gate capacitor to V.sub.b applied substrate voltage and through a capacitor C.sub.gs between said source and said floating gate to a V.sub.s applied source voltage, and
- said node N.sub.1 being connected through capacitor C.sub.fp comprising a P type floating gate capacitance to a node N.sub.3, said node N.sub.3 being connected to said node N.sub.2 through a PN diode formed in said floating gate and node N.sub.3 is also connected to node N.sub.2 through a capacitor C.sub.j.
- 17. A floating gate Erasable Programmable ROM device in accordance with claim 16 wherein
- in the program mode the voltages are as follows:
- V.sub.g =12V
- V.sub.d =7V
- V.sub.s =0V
- V.sub.b =0V
- in the erase mode the voltages are as follows:
- V.sub.g =0V
- V.sub.d =FL
- V.sub.s =10V
- V.sub.b =0V
- in the erase mode the Fowler-Nordheim voltages are as follows:
- V.sub.g =-7V
- V.sub.d =FL
- V.sub.s =8V
- V.sub.b =0V
- where
- V.sub.g is the control gate voltage,
- V.sub.d is applied drain region voltage,
- V.sub.s is the applied source voltage and
- V.sub.b is the applied substrate voltage.
CONTINUING DATA
This application is a Division of U.S. patent application Ser. No. 08/415,420 filed Apr. 3, 1995, now U.S. Pat. No. 5,554,552,
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
4745079 |
Pfiester |
May 1988 |
|
5416738 |
Shrivastava |
May 1995 |
|
5469383 |
McElroy et al. |
Nov 1995 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
415420 |
Apr 1995 |
|