The present invention relates to nonvolatile erasable programmable memories and more specifically, techniques for reading and writing data for these types of memories.
Memory and storage is one of the key technology areas that is enabling the growth in the information age. With the rapid growth in the Internet, World Wide Web (WWW), wireless phones, personal digital assistant, digital cameras, digital camcorders, digital music players, computers, networks, and more, there is continually a need for better memory and storage technology. A particular type of memory is nonvolatile memory. A nonvolatile memory retains its memory or stored state even when power is removed. Some types of nonvolatile erasable programmable memories include Flash, EEPROM, EPROM, MRAM, FRAM, ferroelectric, and magnetic memories. Some nonvolatile storage products include CompactFlash (CF) cards, MultiMedia cards (MMC), Flash PC cards (e.g., ATA Flash cards), SmartMedia cards, and memory sticks.
A widely used type of semiconductor memory storage cell is the floating gate memory cell. Some types of floating gate memory cells include Flash, EEPROM, and EPROM. The memory cells are configured or programmed to a desired configured state. In particular, electric charge is placed on or removed from the floating gate of a Flash memory cell to put the memory into two or more stored states. One state is an erased state and there may be one or more programmed states. Alternatively, depending on the technology and terminology, there may be a programmed state and one or more erased states. A Flash memory cell can be used to represent at least two binary states, a 0 or a 1. A Flash memory cell can store more than two binary states, such as a 00, 01, 10, or 11; this cell can store multiple states and may be referred to as a multistate memory cell. The cell may have more than one programmed states. If one state is the erased state (00), the programmed states will be 01, 10, and 11, although the actual encoding of the states may vary.
A number of architectures are used for non-volatile memories. A NOR array of one design has its memory cells connected between adjacent bit (column) lines and control gates connected to word (row) lines. The individual cells contain either one floating gate transistor, with or without a select transistor formed in series with it, or two floating gate transistors separated by a single select transistor. Examples of such arrays and their use in storage systems are given in the following U.S. patents of SanDisk Corporation that are incorporated herein in their entirety by this reference: U.S. Pat. Nos. 5,095,344, 5,172,338, 5,602,987, 5,663,901, 5,430,859, 5,657,332, 5,712,180, 5,890,192, 6,151,248, 6,426,893, and 6,512,263.
A NAND array of one design has a number of memory cells, such as 8, 16 or even 32, connected in series string between a bit line and a reference potential through select transistors at either end. Word lines are connected with control gates of cells in different series strings. Relevant examples of such arrays and their operation are given in U.S. Pat. No. 6,522,580, that is also hereby incorporated by reference.
Despite the success of nonvolatile memories, there also continues to be a need to improve the technology. It is desirable to improve the density, speed, durability, and reliability of these memories. It is also desirable to reduce power consumption.
As can be seen, there is a need for improving the operation of nonvolatile memories. Specifically, by using a technique of dynamic column block selection of the memory cells, this will reduce noise in the operation of the integrated circuit, which will permit the integrated circuit to operate more reliably. Further, the technique will also reduce the area required by the block selection circuitry, which will reduce the cost of manufacture.
In one set of aspects, a non-volatile memory circuit having an array re-programmable non-volatile memory cells formed along columns along bit-lines is presented. The memory also includes a plurality of column access circuits, each having a corresponding set of one or more temporary data storage devices and each connectable to one or more bit-lines to transfer data between addressed memory cells formed thereupon and the corresponding set of temporary data storage devices, and a plurality of N intermediate data buses. The column access circuits are arranged into N subsets each subset connected to a corresponding one of the intermediate data buses. A plurality of N shift registers is also included, where each shift register has a plurality of series connected stages coupled with a corresponding one of the subsets of the column access circuits in order to enable connection of the temporary data storage devices of the corresponding subset with the corresponding intermediate data bus in successive instances of time as a change of state is propagated from stage-to-stage. The memory further has a first clock source and a plurality of N second clock sources having a frequency of 1/N of the first clock source, each of the N second clock sources connected with a corresponding one of the shift registers to cause the change of state to be propagated along the stages thereof in sequence: a unified data bus; and a bus combining circuit connected to the intermediate data buses and the unified data bus to transfer data between the intermediate data buses and the unified data bus, where the unified data bus is clocked by the first clock source and carries the combined data content of the intermediate data buses.
In other aspects, a non-volatile memory circuit having an array re-programmable non-volatile memory cells formed along columns along bit-lines is presented. The memory also includes a plurality of column access circuits, each having a corresponding set of one or more temporary data storage devices and each connectable to one or more bit lines to transfer data between addressed memory cells formed thereupon and the corresponding set of temporary data storage devices, and a data bus. A shift register, including a plurality of series connected stages coupled with corresponding column access circuits, enables connection of the temporary data storage devices therein with the data bus in successive instances of time as a change of state is propagated from stage-to-stage. The column access circuits are divided into distinct first and second sets and wherein, in an access operation, the change of state propagates in a sequence moving in a first direction along the first set and subsequently in a sequence moving in a direction opposite the first direction in the second set. A clock source is connected to the shift register to cause the change of state to be propagated along the stages thereof in the sequence.
Various aspects, advantages, features and embodiments of the present invention are included in the following description of exemplary examples thereof, which description should be taken in conjunction with the accompanying drawings. All patents, patent applications, articles, other publications, documents and things referenced herein are hereby incorporated herein by this reference in their entirety for all purposes. To the extent of any inconsistency or conflict in the definition or use of terms between any of the incorporated publications, documents or things and the present application, those of the present application shall prevail.
Integrated circuits providing nonvolatile storage include nonvolatile erasable-programmable memory cells. Many types of integrated circuits having nonvolatile memory cells include memories, microcontrollers, microprocessors, and programmable logic. Nonvolatile memory integrated circuits may be combined with other nonvolatile memory integrated circuits to form larger memories. The nonvolatile memory integrated circuits may also be combined with other integrated circuits or components such as controllers, microprocessors, random access memories (RAM), or I/O devices, to form a nonvolatile memory system. An example of a Flash EEPROM system is discussed in U.S. Pat. No. 5,602,987, which is incorporated by reference along with all references cited in this application.
Further discussion of nonvolatile cells and storage is in U.S. Pat. Nos. 5,095,344, 5,270,979, 5,380,672, 5,712,180, 6,222,762, and 6,230,233, which are incorporated by reference.
Some types of nonvolatile storage or memory cells include Flash, EEPROM, and EPROM. There are many other types of nonvolatile memory technologies and the present invention may be applied to these technologies as well as other technologies. Some examples of other nonvolatile technologies include MRAM and FRAM cells. This patent application discusses some specific embodiments of the invention as applied to Flash or EEPROM technology. However, this discussion is to provide merely a specific example of an application of the invention and is not intended to limit the invention to Flash or EEPROM technology.
In a specific embodiment, the memory cells are multistate cells, capable of storing multiple bits of data per cell. In
An example of a specific circuit implementation of a register of the shift register is shown in
Each of the four shift registers has one register which is associated with and connected to a particular read-write (RW) circuit. Each read-write circuit includes circuitry to read a state of memory cell and circuitry to write data into a memory cell. The circuitry was shown as a single block, but could also be drawn as two blocks, one for the write circuitry and one for the read circuitry. An example of read circuitry is a sense amplifier (SA) circuit. In other words, each read-write circuit has four registers associated with it. Two of these registers are used to hold the data to be written into the memory cell. Two registers are used to load the new data to be written while programming is proceeding, for improved performance. For example, registers 109 and 114 in
For memory cells that hold more than two bits per cell, there would be an additional register for each additional bit. For example, for three bits per cell, there would be an additional two shift registers. Three registers for read data, and three registers for write data.
The embodiment of
As bits are clocked into and out of the shift registers, depending on the particular pattern of the data, there may be a significant amount of switching noise. For example, if the pattern were a string of alternating 0s and 1s (i.e., 01010101 . . . 0101), this would generate a lot of switching noise because there will be full rail transitions occurring at each clock. And the noise is further dependent on the number of shift registers switching at the same time.
In summary for the approach in
Read-write (RW) circuits 106 in
In a specific embodiment, the memory cells are multistate cells, capable of storing multiple bits of data per cell. As with the embodiment of
There are temporary storage circuits or four data latches 306, 309, 314, and 322 associated with and connected to each read-write circuit. The temporary storage circuits may be any circuitry used to hold data for the memory cells. In a specific implementation, the temporary storage circuits are latches. However, other types of logic may also be used. The connection is not shown. Each latch is connected to one of four input lines, 333, 336, 338, and 340. These input lines are lines used to input data into the latches. Data is loaded into a particular latch based on an ENABLE signal input of each latch (not shown). When the LOAD signal is asserted (active low or active high signal) for a particular latch, then that latch is loaded.
In the figure, the input lines are shown running on top of the latches. They may also run beside the latches. Also, in other embodiments of the invention, there may be a single input line and data from the input line is shifted into the latches serially.
An example of a specific circuit implementation of a latch is shown in
Note that this circuitry contains half the circuitry of a master-slave register as shown in
Also, the implementation shows an NMOS or n-channel pass transistor. There are many ways to form a pass gate, and any of these techniques may be used. For example, a CMOS pass gate may be used. A CMOS pass gate includes NMOS and PMOS transistors connected in parallel. Also, a high voltage pass gate may be used. For example, a high-voltage NMOS pass gate is enabled or turned on (or placed in an on state) by placing a high voltage, above VCC, at its gate or control electrode. An NMOS pass gate are turned off or put in an off state by placing its control electrode at VSS or ground.
The circuitry in
In this particular embodiment, each read-write circuit is connected to and has four latches associated with it. Two of these latches are used to hold the data to be written into the memory cell. Two latches are used to load the data to be written into the memory cell during the next write cycle. For example, latches 306 and 309 may be used to hold write data, and latches 314 and 322 may be used to hold load new data. Accordingly, during the read mode, two latches are used to hold and unload current data, while new data is prepared in the other two latches.
The write data is input into the latches via the appropriate input lines and then written using the appropriate read-write circuit into the memory cells. Data from the memory cells is read out using the sense amplifier and stored into the latches. The read data is output from the latches using the appropriate output lines. The communication line between the latch and the read-write circuit as well as the output line is not shown.
Data is input from the latches one at a time using the input lines. This is done by using an ENABLE signal, so that the latches associated with a read-write circuit or column in the array are connected to the input lines one at a time. The ENABLE signal for the latches comes from the shift registers. The shift registers are loaded with a pattern (for active high logic) which is all 0s, except for one 1 (e.g., 0001000000). This bit may be referred to as a strobe bit. For example, shift register associated with the first column has a 1, and the rest of the shift register contain 0. This 1 is connected to the ENABLE input of the latches for the first column, which connects one or more of these latches to the I/O lines 333, 336, 338, and 340. Data can be read or written to this column. The input to the shift register is connected to 0 and the shift register is clocked. The 1 propagates to the next shift register stage. This 1 is connected to the ENABLE input of the latches for the second column, which connects these latches to the I/O lines. This operation continues until the desired data is read or written from the latches.
The circuitry may also be designed for an active low LOAD signal. Then, the shift register will contain all 1s and a 0 for the particular latches to be enabled (e.g., 1110111111).
For multistate (or multibit) memory cells that hold more than two bits per cell, there would be an additional latch for each additional bit. For example, for three bits per cell, there would be an additional two latches. Three latches for outputting data, and three latches for preparing data, or three to write, three to input new data for the next cycle. Only one shift register is required to provide an enable signal.
The embodiment of
Compared to
Another advantage of the
In summary for the approach in
Starting with two bits per cell, area can be saved with the approach of
With the approach of
Furthermore, the circuitry of
There are many possible embodiments of the present invention. One embodiment may use a combined input/output (I/O) line to input and output data to the latches. There may be one I/O line for each latch or there may be one I/O line for two or more latches. For example, there may be one I/O line that is shared by four latches. Or there may be four I/O lines and four latches.
This implementation includes a single output line where data from the latches are output. Another embodiment may have four output lines, one for each of the latches. However, having more lines does impact die size, and having fewer lines produces a more compact layout.
As illustrated by these specific embodiments, there is a multitude of permutations of the present invention. For example, there may be a single I/O line for two or more latches. There may be a single I/O line for each latch. There may be one input line for two or more latches. There may be a single input line for each latch. There may be one output line for two or more latches. There may be a single output line for each latch. And each of these embodiments may be combined with others. For example, there may be one output line and one input line. There may be one input line and four output lines.
Read-write (SA) circuits 1303 are coupled to columns of one or more bit lines of memory cells. The read-write circuits are used to read the states of the memory cells. The read-write circuits may be also used to write or store data into the memory cells. The read-write circuitry may include sense amplifier circuits.
A number of arrangements can be used for the latches and column select circuits. The embodiments of
In the exemplary embodiments, the storage units are multi-state, capable of storing multiple bits of data per cell. For the purpose of serving as an exemplary embodiment to illustrate the principles of the invention, memory cells 1301 of
In the example of
In the data input process, data is loaded bit-by-bit or more commonly byte-by-byte into the data latches. The Y-select circuits, such as 1346, are used to manage which byte is selected at a specific WE (write enable) clock. Data is loaded into a particular latch based on a WE signal input of each latch (not shown in
In the data output processes, the data can be read out serially from a column of registers at a time. The Y-select will select a byte at a specific RE (Read Enable) clock. The data will transfer from the data latch to the I/O bus and from there the data will be transferred to the output buffer.
In
In a folded structure, such as
The I/O connections can have several options. In one case where the two bits stored in one physical cell belong logically to the same page and are written at the same time, it may be convenient to use two I/O lines, 1333 and 1336, to load the corresponding data latches 1306 and 1309 simultaneously (
In another case often used in traditional NAND architectures, as described in U.S. patent application publication no. 2003/016182, which publication is incorporated herein by this reference, the lower bit data and upper bit data stored in each physical cell logically belong to different pages and are written and read at different times. Therefore, the lower bit data latch and the upper page data latch will be connected to same I/O line.
An example of a specific circuit implementation of a latch is shown in
In this example, a read enable signal RE and write enable signal WE will be the clock to control the YSEL. A strobe will propagate along the YSEL stages of the shift register. In the case of a folded structure, when the pulse reaches the last stage, it will propagate back in the other direction. When CSL is high, the data latch will be selected. The I/O line will then get the data from or put the data into the data latch. There are other possible implementations than a single input/output (I/O) line as described with respect to
The exemplary embodiment of
As described above, there are several arrangements for the relation of the data I/O lines and the data latches. If the data latch is “flat”, as shown in
The write data is input into the latches via the appropriate input lines and then written using the appropriate read-write circuit into the memory cells. Data from the memory cells is read out using the sense amplifier and stored into the latches. The read data is output from the latches using the appropriate output lines. The communication line between the latch and the read-write circuit is not shown.
Data is input from the latches one at a time using the input lines. This is done by using a column select signal (CSL), as described above, so that the latches associated with a read-write circuit or column in the array are connected to the input lines one at a time. The CSL signal for the latches comes from the shift registers. The shift registers are loaded with a pattern (for active high logic) which is all 0s, except for one 1 (e.g., 0001000000). This bit may be referred to as a strobe bit. For example, shift register associated with the first column has a 1, and the rest of the shift register bits contain 0. This 1 is connected to the ENABLE input of the latches for the first column, which connects one or more of these latches to the I/O lines 1333, 1336, 1338, and 1340. Data can be read or written to this column. The input to the shift register is connected to 0 and the shift register is clocked. The 1 propagates to the next shift register stage. This 1 is connected to the ENABLE input of the latches for the second column, which connects these latches to the I/O lines. This operation continues until the desired data is read or written from the latches.
The preceding discussion illustrates the general principles involved and assumed that there is one (or two) bit lines per sense amp and one shift register stage per one or two sense amps. However, the concept can be usefully generalized such that there is one shift register stage per group of sense amps, the group of bit lines forming a column block. For example, there may be one or a few bytes of data associated with one column block, requiring, for example, 8 to 32 input lines in place of the one to four input lines shown in
In the case where one or more bit lines within a column block is bad, a method can be provided to skip over the bad column block. For example, in the scheme of
Alternate Column Selection Schemes
This section presents some variations on the basic column select mechanism described above that can used to improve performance. As described above, when accessing the stacks of input/output circuits connected to the bit lines of the memory array, a shift register is used and selection is made based on a strobe signal traversing the array. As discussed with respect to
In the following discussion, the exemplary embodiment below will be based the sort of pointer structure described above and also developed in U.S. Pat. No. 7,170,802, with further detail on appropriate read/write circuitry and register structures given in U.S. Pat. No. 6,983,428 and U.S. patent application Ser. No. 12/478,997, filed Jun. 5, 2009. And although the following discussion is given in the context of the pointer based dynamic column selection presented above, the techniques presented below can be applied more generally; for example, even if the columns of an array are randomly accessible, the columns may be split into two groups that have interleaved half-frequency clocking.
For memory devices, such as NAND or other flash memory products, there is ongoing demand for increasing performance. One of the limitations of device speed is in the transfer of data from data latches to output busses. Similarly, slow data transfer from input busses to data latches will hinder high speed performance. Besides these drawbacks, high speed performance also gives rise to column selection timing challenge during sequential read and write operations. The techniques presented here provide column selection schemes allowing for higher speed performance.
The first set of aspects splits the columns into groups with the select pointer accessing a first group while traversing the array in a first direction, reversing the pointer at the end, and accessing a second group on a way back. The exemplary embodiment splits the columns in half, reading every other column (or group of columns) as the pointer moves from the first column in the array until the end, and picking up the other half on the way back before moving on to the next row. More specifically, it will usually not be individual columns that are accessed, but groups of columns. As discussed above, and developed in more detail in U.S. Pat. Nos. 6,983,428 and 7,170,802, a number (e.g. 16) of columns are grouped together and accessed by a shared read/write stack elements in order to save die space. The memory cells may be binary or multi-state. When multiple bits are grouped together or cells are read in a multi-state format, or both, when a read/write stack is accessed, multiple bits (stored in a corresponding number of “tiers”) will be transferred between temporary data storage devices or registers in the read/write stack and corresponding the data bus. Under the earlier arrangement, the pointer works through all the column groups a tier at a time, looping back after the last group and then proceeding through the next tier. Improvements in speed performance are limited because of pointer set up and hold issues while pointer is looped, for example due to RC loading on the pointer path.
In the first set of embodiments, a pointer scheme is introduced where the pointer shifts smoothly without gaps until all the columns in a page are accessed. Columns are preferably not grouped into separate large column groups (data groups) because this affects speed performance. With large column groups, the pointer needs more time to be looped back when accessing columns in the same large data group. In this set of embodiments, columns in one page are grouped together and are connected to each other to form a loop as shown in
The pointer traverses the groups from group 0401 to group (M/2−1) 403, then, starting at group M/2 405 works its way back to group (M−1) 407, after which it completes one loop which covers all the columns in one tier. In this example 16 loops are required in order to access all the columns in a page. The pointer will traverses its way through the tiers until they are all read out (or all the desired data accessed), before moving on to the next word line. This is illustrated schematically by the arrow at the top of
Consequently, this arrangement is similar to some of the aspects presented in U.S. Pat. No. 7,170,802. More specifically, the use of a pointer moving from left to right through the columns and then moving back right to left is described there with respect to
By looping arranging the pointer in this way, performance can be improved as the need to loop back pointers during serial data input or output operations has been avoided. This can be done without the requirement of a complicated column select scheme or complicated circuits to provide control signals. The layout area for the column selection circuitry is also relatively compact, making it suitable for technologies where the bit line pitch shrinks due to scaling. Additionally, as the pointer moves in a loop, there is no need to detect whether the pointer reaches the edge, which simplifies the control and improves performance.
In a complementary set of embodiments, the use of an interleaved pointer scheme is introduced to improve performance. Previous column selection schemes set a single pointer during read and write operations, where the pointer is used to select columns one at a time. As frequencies increase, the pointer shift setup/hold time margins may not guarantee correct operation of the column selection mechanism. Data access time specifications for output/input busses and data latches may also be violated at high frequencies. To overcome these limitations, interleaved column selection pointers are set.
In the exemplary embodiment, by way of a frequency divider two sub-clocks with half the frequency of the main clock and a phase difference of 180 degrees are created. Each of the sub-clocks is used to shift one of two interleaved pointers. As each of the pointer is shifted at a lower frequency than that of the main clock, column selection at a higher frequency can be achieved. Similarly, data access specifications are not violated since data transfers between data latches and intermediate buses are done at a lower frequency than that of the main clock. By alternately transferring data from intermediate buses to the I/O bus using the interleaved pointers, higher speed performance can be realized.
BUS0 and BUS1 are the two intermediate data buses that each receives data from half the bit line groups as governed by the interleaved pointers respectively controlled by CLK 0 and CLK1. Consequently, operations for filling in BUS0 and BUS1 stages are done at half CLK frequency. Here, the intermediate buses BUS0 and BUS1 may be data input buses, output buses, or a combined I/O intermediate bus. If separate input and output buses are used, they can be driven at half the frequency of CLK. The bottom of
Under the arrangement of
The techniques described with respect to
The sub-clocks CLK0 and CLK 1 are respectively generated from CLK in SCLK 613 and SCLK 623. Here these are shown as separate elements, although in other embodiments a single circuit element may generate both or, alternate, CLK 0 and CLK 1 may be provided from off circuit. The intermediate buses OBUS0617 and IBUS0615 are connected to the I/O bus 601 by YIOD 611, which is also connected to receive the clock signal from SCLK 613, with YIOD 621 performing the same function for Half1. YIOD 611 and YIOD 621 serve to combine the output of the intermediate data buses OBUS0617 and OBUS1627 onto I/O 601 in a read process, and distribute the incoming data from I/O 601 onto IBUS0615 and IBUS1625 in a write process. Although shown separate here, 611 and 621 could be implemented as a single circuit element.
The different tiers in each groups stack are represented by the arrows, with the columns themselves representing the stacks. Starting at left in each half, as point shifts through the stacks are accessed, each one tier per stack before moving on to the next stack or, in an alternate embodiment, all the tiers of each stack are read before the pointer shifts. Control signals can then let the memory know when to mover to the next tier and to the next stack.
In
Returning to
A number of other variations are possible, some of which are mentioned above. For example, the array and column circuitry can be split into more than two sets with a corresponding number of interleaved pointers. And although the embodiment of
This description of the invention has been presented for the purposes of illustration and description. It is not intended to be exhaustive or to limit the invention to the precise form described, and many modifications and variations are possible in light of the teaching above. The embodiments were chosen and described in order to best explain the principles of the invention and its practical applications. This description will enable others skilled in the art to best utilize and practice the invention in various embodiments and with various modifications as are suited to a particular use. The scope of the invention is defined by the following claims.
Number | Name | Date | Kind |
---|---|---|---|
3710348 | Craft | Jan 1973 | A |
3895360 | Cricchi et al. | Jul 1975 | A |
4034356 | Howley et al. | Jul 1977 | A |
4266271 | Chamoff et al. | May 1981 | A |
4314334 | Daughton et al. | Feb 1982 | A |
4357685 | Daniele et al. | Nov 1982 | A |
4402067 | Moss et al. | Aug 1983 | A |
4720815 | Ogawa | Jan 1988 | A |
4757477 | Nagayama et al. | Jul 1988 | A |
4800530 | Itoh et al. | Jan 1989 | A |
4802136 | Nose et al. | Jan 1989 | A |
4835549 | Samejima et al. | May 1989 | A |
4852062 | Baker et al. | Jul 1989 | A |
5070032 | Yuan et al. | Dec 1991 | A |
5095344 | Harari | Mar 1992 | A |
5168463 | Ikeda et al. | Dec 1992 | A |
5172338 | Mehrotra et al. | Dec 1992 | A |
5200959 | Gross et al. | Apr 1993 | A |
5270979 | Harari et al. | Dec 1993 | A |
5297029 | Nakai et al. | Mar 1994 | A |
5307232 | Manske | Apr 1994 | A |
5307323 | Fukuda et al. | Apr 1994 | A |
5313421 | Guterman et al. | May 1994 | A |
5315541 | Harari et al. | May 1994 | A |
5343063 | Yuan et al. | Aug 1994 | A |
5351210 | Saito | Sep 1994 | A |
5359571 | Yu | Oct 1994 | A |
5369618 | Takasugi | Nov 1994 | A |
5380672 | Yuan et al. | Jan 1995 | A |
5381455 | Ovens et al. | Jan 1995 | A |
5386390 | Okitaka | Jan 1995 | A |
5410513 | Masuda et al. | Apr 1995 | A |
5418752 | Harari et al. | May 1995 | A |
5422842 | Cernea et al. | Jun 1995 | A |
5428621 | Mehrotra et al. | Jun 1995 | A |
5430679 | Hiltebeitel et al. | Jul 1995 | A |
5430859 | Norman et al. | Jul 1995 | A |
5432741 | Devore et al. | Jul 1995 | A |
5442748 | Chang et al. | Aug 1995 | A |
5479370 | Furuyama et al. | Dec 1995 | A |
5485425 | Iwai et al. | Jan 1996 | A |
5535170 | Imamura et al. | Jul 1996 | A |
5570315 | Tanaka et al. | Oct 1996 | A |
5595924 | Yuan et al. | Jan 1997 | A |
5602987 | Harari et al. | Feb 1997 | A |
5606584 | Beat | Feb 1997 | A |
5642312 | Harari | Jun 1997 | A |
5657332 | Auclair et al. | Aug 1997 | A |
5661053 | Yuan | Aug 1997 | A |
5663901 | Wallace et al. | Sep 1997 | A |
5712180 | Guterman et al. | Jan 1998 | A |
5726947 | Yamazaki et al. | Mar 1998 | A |
5768192 | Eitan | Jun 1998 | A |
5774397 | Endoh et al. | Jun 1998 | A |
5783958 | Lysinger | Jul 1998 | A |
5801981 | Iwakiri | Sep 1998 | A |
5815444 | Ohta | Sep 1998 | A |
5835406 | Chevallier et al. | Nov 1998 | A |
5848009 | Lee et al. | Dec 1998 | A |
5862080 | Harari et al. | Jan 1999 | A |
5890192 | Lee et al. | Mar 1999 | A |
5903495 | Takeuchi et al. | May 1999 | A |
5940329 | Seitsinger et al. | Aug 1999 | A |
5946253 | Fujiwara | Aug 1999 | A |
6011725 | Eitan | Jan 2000 | A |
6028472 | Nagumo | Feb 2000 | A |
6034891 | Norman | Mar 2000 | A |
6034910 | Iwase | Mar 2000 | A |
6038184 | Naritake | Mar 2000 | A |
6046935 | Takeuchi et al. | Apr 2000 | A |
6091666 | Arase et al. | Jul 2000 | A |
6151248 | Harari et al. | Nov 2000 | A |
6172917 | Kataoka et al. | Jan 2001 | B1 |
6222757 | Rau et al. | Apr 2001 | B1 |
6222762 | Guterman et al. | Apr 2001 | B1 |
6230233 | Lofgren et al. | May 2001 | B1 |
6252800 | Chida | Jun 2001 | B1 |
6256230 | Miwa et al. | Jul 2001 | B1 |
6256252 | Arimoto | Jul 2001 | B1 |
6327206 | Kubota et al. | Dec 2001 | B2 |
6373746 | Takeuchi et al. | Apr 2002 | B1 |
6385075 | Taussig et al. | May 2002 | B1 |
6396736 | Jyouno et al. | May 2002 | B1 |
6426893 | Conley et al. | Jul 2002 | B1 |
6469945 | Patti et al. | Oct 2002 | B2 |
6480423 | Toda et al. | Nov 2002 | B2 |
6496431 | Nakahara et al. | Dec 2002 | B1 |
6496971 | Lesea et al. | Dec 2002 | B1 |
6512263 | Yuan et al. | Jan 2003 | B1 |
6522580 | Chen et al. | Feb 2003 | B2 |
6560146 | Cernea | May 2003 | B2 |
6594177 | Matarrese et al. | Jul 2003 | B2 |
6603683 | Hsu et al. | Aug 2003 | B2 |
6609209 | Tiwari et al. | Aug 2003 | B1 |
6609236 | Watanabe et al. | Aug 2003 | B2 |
6717858 | Kawai et al. | Apr 2004 | B2 |
6771536 | Li et al. | Aug 2004 | B2 |
6781877 | Cernea et al. | Aug 2004 | B2 |
6795837 | Wells | Sep 2004 | B1 |
6813184 | Lee | Nov 2004 | B2 |
6822911 | Cernea | Nov 2004 | B2 |
6842160 | Yamazaki et al. | Jan 2005 | B2 |
6853596 | Cheung | Feb 2005 | B2 |
6862217 | Kawabata | Mar 2005 | B2 |
6891753 | Cernea | May 2005 | B2 |
6975536 | Maayan et al. | Dec 2005 | B2 |
6983428 | Cernea | Jan 2006 | B2 |
6985388 | Cernea | Jan 2006 | B2 |
6990018 | Tanaka et al. | Jan 2006 | B2 |
7023736 | Cernea et al. | Apr 2006 | B2 |
7027330 | Park | Apr 2006 | B2 |
7057339 | Boroson et al. | Jun 2006 | B2 |
7085159 | Cernea | Aug 2006 | B2 |
7110294 | Kawai | Sep 2006 | B2 |
7170802 | Cernea et al. | Jan 2007 | B2 |
7405985 | Cernea et al. | Jul 2008 | B2 |
20010024397 | Kubota et al. | Sep 2001 | A1 |
20010052062 | Lipovski | Dec 2001 | A1 |
20030016182 | Lohr | Jan 2003 | A1 |
20030161182 | Li et al. | Aug 2003 | A1 |
20030223274 | Cernea | Dec 2003 | A1 |
20040057283 | Cernea | Mar 2004 | A1 |
20040057288 | Kawabata | Mar 2004 | A1 |
20040060031 | Cernea | Mar 2004 | A1 |
20040109357 | Cernea et al. | Jun 2004 | A1 |
20040125651 | Toda | Jul 2004 | A1 |
Number | Date | Country |
---|---|---|
1568522 | Jan 2005 | CN |
00851424 | Jul 1998 | EP |
1 681 680 | Jul 2006 | EP |
61292747 | Dec 1986 | JP |
62-287497 | Dec 1987 | JP |
01128297 | May 1989 | JP |
3156966 | Jul 1991 | JP |
06150666 | May 1994 | JP |
H11-162183 | Jun 1999 | JP |
10172292 | Jun 2008 | JP |
WO 9222068 | Dec 1992 | WO |
WO03025939 | Mar 2003 | WO |
Number | Date | Country | |
---|---|---|---|
20100329007 A1 | Dec 2010 | US |