1. Field of the Invention
This invention pertains in general to a semiconductor device, and, more particularly, to a substrate-biased silicon diode and a method for making the same.
2. Background of the Invention
A semiconductor integrated circuit (IC) is generally susceptible to an electrostatic discharge (ESD) event, which may damage or destroy the IC. An ESD event refers to a phenomenon of electrical discharge of a current (positive or negative) for a short duration in which a large amount of current is provided to the IC. The high current may be built-up from a variety of sources, such as the human body. Many schemes have been implemented to protect an IC from an ESD event. A common protection scheme is using a parasitic transistor associated with an n-type metal-oxide semiconductor (MOS) with the source coupled to ground and the drain connected to the pin to be protected from an ESD event.
Diodes or diode-coupled transistors have been used for ESD protection in radio-frequency (RF) applications. In a RF IC, an on-chip ESD circuit should ideally provide robust-ESD protection, while exhibiting minimum parasitic input capacitance and low voltage-dependency. In deep-submicron complementary metal-oxide semiconductor (CMOS) process technology with shallow-trench isolations (STIs), a diode has been used for ESD protection and is generally formed contiguous with either an N+ or P+ diffusion region in a semiconductor substrate.
Cin=Cp1+Cn1
wherein Cp1 and Cn1 are parasitic junction capacitances of diodes Dp1 and Dn1, respectively.
The present invention is directed to a device and a method that obviate one or more problems resulting from the limitations and disadvantages of the prior art.
In accordance with an embodiment of the present invention, there is provided an integrated circuit device for converting an incident optical signal into an electrical signal that comprises a semiconductor substrate, a well region formed inside the semiconductor substrate, a dielectric layer formed over the well region, and a layer of polysilicon for receiving the incident optical signal, formed over the dielectric layer, including a p-type portion, an n-type portion and an intrinsic portion disposed between the p-type and n-type portions, wherein the well region is biased to control the layer of polysilicon for providing the electrical signal.
Also in accordance with the present invention, there is provided an integrated circuit device for converting an incident optical signal into an electrical signal that comprises a semiconductor substrate, a well region formed inside the semiconductor substrate, a dielectric layer formed over the well region, and a layer of polysilicon for receiving the incident optical signal, formed over the dielectric layer, including a first portion of a first dopant type, a second portion of a second dopant type different from the first dopant type, and an intrinsic portion surrounding the first portion and being surrounded by the second portion, wherein the well region is biased to control the layer of polysilicon for providing the electrical signal.
Further in accordance with the present invention, there is provided an integrated circuit device for converting an incident optical signal into an electrical signal that comprises a semiconductor substrate, a well region formed inside the semiconductor substrate, a dielectric layer formed over the well region, a layer of polysilicon for receiving the incident optical signal, formed over the dielectric layer, including a first portion of a first dopant type, a second portion of a second dopant type different from the first dopant type, and an intrinsic portion formed contiguous with the first and second portions, a first depletion region formed at an interface between the first portion and the intrinsic portion, and a second depletion region formed at an interface between the intrinsic portion and the second portion, wherein the well region is biased to control the width of first or second depletion region for providing the electrical signal.
Still in accordance with the present invention, there is provided an image sensor integrated circuit device that comprises an array of connection lines arranged in rows and columns, an array of photocells for converting an incident optical signal into an electrical signal, each of the array of photocells, disposed near an intersection of one of the row connection lines and one of the column connection lines, including a semiconductor substrate, a well region formed inside the semiconductor substrate, a dielectric layer formed over the well region, a layer of polysilicon for receiving the incident optical signal, formed over the dielectric layer, including a first portion of a first dopant type, a second portion of a second dopant type different from the first dopant type, and an intrinsic portion formed contiguous with the first and second portions, a row decoder coupled to the array of photocells for generating a row select signal for a row of the array of photocells, and a column decoder coupled to the array of photocells for decoding a column of the array of photocells, wherein the well region is biased to control the layer of polysilicon for providing the electrical signal.
Yet still in accordance with the present invention, there is provided a method for converting an optical signal into an electrical signal through a complementary metal-oxide-semiconductor device that comprises preparing a semiconductor substrate, forming a well region inside the semiconductor substrate, forming a dielectric layer over the well region, forming a layer of polysilicon over the dielectric layer, the layer of polysilicon including a p-type portion, an n-type portion and an intrinsic portion disposed between the p-type and n-type portions, radiating the optical signal onto the layer of polysilicon, and biasing the well region to control the layer of polysilicon for providing the electrical signal.
Further still in accordance with the present invention, there is provided a method for converting an optical signal into an electrical signal through a complementary metal-oxide-semiconductor device that comprises preparing a semiconductor substrate, forming a well region inside the semiconductor substrate, forming a dielectric layer over the well region, forming a layer of polysilicon over the dielectric layer, the layer of polysilicon including a first portion of a first dopant type, a second portion of a second dopant type different from the first dopant type, and an intrinsic portion surrounding the first portion and being surrounded by the second portion, radiating the optical signal onto the layer of polysilicon, and biasing the well region to control the layer of polysilicon for providing the electrical signal.
Additional features and advantages of the present invention will be set forth in part in the description which follows, and in part will be obvious from the description, or may be learned by practice of the invention. The features and advantages of the invention will be realized and attained by means of the elements and combinations particularly pointed out in the appended claims.
It is to be understood that both the foregoing general description and the following detailed description are exemplary and explanatory only and are not restrictive of the invention, as claimed.
The accompanying drawings, which are incorporated in and constitute a part of this specification, illustrate one embodiment of the present invention and together with the description, serves to explain the principles of the invention.
Reference will now be made in detail to the present embodiment of the invention, an example of which is illustrated in the accompanying drawings. Wherever possible, the same reference numbers are used throughout the drawings to refer to the same or like parts.
In accordance with the present invention, there is provided a substrate-biased polysilicon diode (SBPD) for ESD protection. The SBPD of the present invention is biased from the substrate for an improved turn-on speed of the SBPD and reduced leakage current. Unlike conventional diodes, an SBPD does not have a bottom junction capacitance and therefore exhibits a relatively smaller junction capacitance. In addition, because an SBPD is disposed over shallow trench isolations (STIs) in a silicon substrate, the silicon area used by the SBPD is reduced, which reduces cost. The SBPD of the present invention additionally provides a substrate-biased function, and therefore provides more flexibility in RF IC applications.
A dielectric layer 22 is formed over the well region 14, overlapping STIs 16 and a portion of well region 14A disposed between STIs 16. Dielectric layer 22 may be an oxide layer. A layer of silicon 32, subsequently becomes an SBPD, is disposed over dielectric layer 22. Silicon layer 32 includes a p-type portion 24, an n-type portion 26, and a center portion 28 disposed between p-type portion 24 and n-type portion 26. P-type portion 24 overlaps one of STIs 16 and n-type portion 26 overlaps the other one of STIs 16. Center portion 28 overlaps well region portion 14A. In one embodiment, center portion 28 of silicon layer 32 is doped with an n-type impurity having a doped concentration lower than that of n-type portion 26. In another embodiment, center portion 28 of silicon layer 32 is doped with a p-type impurity having a doped concentration lower than that of p-type portion 24. In addition, in an embodiment in which diffused region 20 is an n-type diffused region, diffused region 20 is adjacent one of STIs 16 and n-type portion 26 of silicon layer 32. A plurality of contacts 30 are formed inside diffused region 20, p-type portion 24 and n-type portion 26 of silicon layer 32.
In operation, SBPD 32 responds to ESD pulses to provide electrostatic discharge protection. Furthermore, well region 14 can be biased to control SBPD 32. In one embodiment, diffused region 20 is biased to cause well region 14 to be biased to control SBPD 32 for providing electrostatic discharge protection.
A dielectric layer (not shown) is disposed over silicon layer 40, and a layer of polysilicon 52 is disposed over the dielectric layer. Polysilicon layer 52 may also be a silicon layer. Polysilicon layer 52 includes a p-type portion 50, an n-type portion 48 and a center portion (not shown) disposed between and contiguous with the p-type and n-type portions 48 and 50. In addition, p-type portion 50 overlaps isolation structure 44 and n-type portion 48 overlaps isolation structure 42. The center portion of polysilicon layer 52 overlaps base portion 46. Integrated circuit 34 may additional comprise a diffused region (not shown) inside silicon layer 40 adjacent one of isolation structures 42 and 44. Integrated circuit 34 also comprises a plurality of contacts 54.
In operation, insulator layer 38 isolates devices in SOI integrated circuit 34. Thus, silicon diode 52 of the present invention is adapted to be base-biased. The bias supply for based-biased silicon diode 52 may be located on one or both sides of based-biased silicon diode 52 in the form of diffused region adjacent one of isolation structure 42 and 44. Base portion 46 of silicon layer 40 may also be biased to control based-biased silicon diode 52 to provide electrostatic discharge protection. Therefore, this embodiment of the present invention appropriately named a base-biased silicon diode.
Referring to
Referring to
Referring to
Similar to the method of forming an SBPD shown in
Referring to
Referring to
Referring to
Referring to
For a silicon diode of the present invention manufactured using an SOI technology, a modification of the manufacturing processes described above will be required. However, the modification will be limited to the few steps at the beginning of the manufacturing process unrelated to the manufacturing steps for the formation of the silicon diode. With the exception of the steps related to the creating of a well region, the manufacturing steps described above follow to manufacture a base-biased silicon diode of the present invention as described above.
Therefore, the present invention also includes a method for protecting a CMOS semiconductor device from electrostatic discharge. The method provides a signal to the semiconductor device through a CMOS semiconductor circuit that includes at least one substrate-biased silicon diode to protect the semiconductor device from electrostatic discharge. Similarly, the present invention also includes a method for protecting a silicon-on-insulator semiconductor device from electrostatic discharge. The method provides a signal to the device through a silicon-on-insulator circuit that includes at least one base-biased silicon diode to protect the semiconductor device from electrostatic discharge.
The input parasitic capacitance of SBPDs may be further reduced by connecting a plurality of SBPDs in series because capacitances connected in series lower the total capacitance.
Referring again to
The substrate-biased polysilicon diode (SBPD) structure previously described may also be used for optical detection as well as for ESD protection. In particular, the SBPD structure having an intrinsic or undoped region may serve as a photodiode for detecting impinging radiation. A photodiode refers to a device capable of absorbing photons from an incident light and converting the absorbed photons into a current flow. Once the photodiode is electrically activated by an incident light, a depletion region is formed at the junction of a p-type layer and an n-type layer and acts as a capacitor. When radiation such as light is directed upon an active area of the photodiode, photons absorbed in the depletion region generate electron-hole pairs which create a current flow.
Photodiodes are generally arranged in an array of rows and columns in an image sensor, which is manufactured in complementary metal-oxide-semiconductor (“CMOS”) processes, hereinafter the CMOS image sensor. An important characteristic of the CMOS image sensor is its sensitivity, which is defined as sum of a dark current plus a photo current as given below.
ITOTAL=IDARK+IPHOTO
where ITOTAL represents the sensitivity, IDARK refers to a dark current or leakage current which should have not occurred in the absence of an incident light, and IPHOTO refers to a current flow created by absorbed photons.
To enhance the sensitivity of a CMOS image sensor, on one hand, is to increase the photo current term, IPHOTO. Examples of image sensor or photodiode structures for increasing the photo current can be found in U.S. Pat. No. 5,982,011 to Kalnitsky et al., entitled “Photodiode Structure Augmented with Active Area Photosensitive Regions” (“the '011 patent”), U.S. Pat. No. 6,040,592 to McDaniel et al., entitled “Well to Substrate Photodiode for use in a CMOS sensor on a Salicide Process” (“the '592 patent”), and U.S. Pat. No. 6,723,580 to Park, entitled “Method of Forming a Photodiode for an Image Sensor” (the '580 patent.) The '011 patent enhances quantum efficiency by increasing photon absorption in depletion regions at the cost of additional masks. Moreover, an incident light must transmit through field oxide regions or diffused regions before it reaches a depletion region, disadvantageously resulting in a decrease of photons absorbed. The '592 patent enhances quantum efficiency by increasing depletion regions without changing any manufacturing processes. A disadvantage of the '592 patent, however, is that an incident light must transmit through shallow trench isolation (“STI”) structures or well regions before it reaches a depletion region. The '580 patent enhances quantum efficiency by increasing the area of an active surface for absorbing photons. However, additional processes are required to form trenches in odd shape in order to increase an active surface.
On the other hand, the sensitivity of a CMOS image sensor can be improved by decreasing the dark current term IDARK by using the SBPD structure having an intrinsic region.
In operation, well region 204 is biased to control polysilicon layer 208 for converting the incident optical signal into an electrical signal. In another aspect, first diffused region 216 is biased to cause well region 204 to be biased to control polysilicon layer 208. Specifically, the bias controls the width of depletion regions at interfaces between p-type portion 210 and intrinsic portion 212 and between n-type portion 214 and intrinsic portion 212.
The present invention provides a planar or horizontal P-I-N structure including p-type portion 210, intrinsic portion 212 and n-type portion 214 disposed on a same surface, which is distinctive from a vertical structure disclosed in the '011, '592 and '580 patents where a P-N structure is formed top to bottom. Moreover, unlike the vertical structure in which an incident light must travel through well regions or diffused regions before it reaches a depletion region, in the horizontal structure according to the present invention, an incident light can directly and uniformly impinges upon polysilicon layer 208 without being filtered by well or diffused regions.
The foregoing disclosure of the preferred embodiments of the present invention has been presented for purposes of illustration and description. It is not intended to be exhaustive or to limit the invention to the precise forms disclosed. Many variations and modifications of the embodiments described herein will be apparent to one of ordinary skill in the art in light of the above disclosure. The scope of the invention is to be defined only by the claims appended hereto, and by their equivalents.
Further, in describing representative embodiments of the present invention, the specification may have presented the method and/or process of the present invention as a particular sequence of steps. However, to the extent that the method or process does not rely on the particular order of steps set forth herein, the method or process should not be limited to the particular sequence of steps described. As one of ordinary skill in the art would appreciate, other sequences of steps may be possible. Therefore, the particular order of the steps set forth in the specification should not be construed as limitations on the claims. In addition, the claims directed to the method and/or process of the present invention should not be limited to the performance of their steps in the order written, and one skilled in the art can readily appreciate that the sequences may be varied and still remain within the spirit and scope of the present invention.
The present application is a divisional of U.S. application Ser. No. 11/618,685, filed Dec. 29, 2006, which is a divisional of U.S. application Ser. No. 11/017,053, filed Dec. 21, 2004 (now U.S. Pat. No. 7,205,641), which is a continuation-in-part of U.S. application Ser. No. 10/702,437 (now abandoned); the disclosures of each of the above-referenced applications are incorporated by reference herein in their entireties.
Number | Name | Date | Kind |
---|---|---|---|
4939616 | Rountree | Jul 1990 | A |
5012317 | Rountre | Apr 1991 | A |
5225359 | DeLong | Jul 1993 | A |
5225702 | Chatterjee | Jul 1993 | A |
5248623 | Muto et al. | Sep 1993 | A |
5410175 | Kyomasu et al. | Apr 1995 | A |
5453384 | Chatterjee | Sep 1995 | A |
5465189 | Polgreen et al. | Nov 1995 | A |
5502328 | Chen et al. | Mar 1996 | A |
5519242 | Avery | May 1996 | A |
5581104 | Lowrey et al. | Dec 1996 | A |
5629544 | Voldman et al. | May 1997 | A |
5631793 | Ker et al. | May 1997 | A |
5633523 | Kato | May 1997 | A |
5646808 | Nakayama | Jul 1997 | A |
5654862 | Worley et al. | Aug 1997 | A |
5719737 | Maloney | Feb 1998 | A |
5754381 | Ker | May 1998 | A |
5807791 | Bertin et al. | Sep 1998 | A |
5811857 | Assaderaghi et al. | Sep 1998 | A |
5907462 | Chatterjee et al. | May 1999 | A |
5910874 | Iniewski et al. | Jun 1999 | A |
5923067 | Voldman | Jul 1999 | A |
5932918 | Krakauer | Aug 1999 | A |
5940258 | Duvvury | Aug 1999 | A |
5990520 | Noorlag et al. | Nov 1999 | A |
6015992 | Chatterjee et al. | Jan 2000 | A |
6034397 | Voldman | Mar 2000 | A |
6081002 | Amerasekera et al. | Jun 2000 | A |
6111305 | Yoshida et al. | Aug 2000 | A |
6218895 | De et al. | Apr 2001 | B1 |
6232163 | Voldman et al. | May 2001 | B1 |
6690065 | Chang et al. | Feb 2004 | B2 |
6936895 | Manna et al. | Aug 2005 | B2 |
7205641 | Shiu et al. | Apr 2007 | B2 |
7439597 | Shiu et al. | Oct 2008 | B2 |
20050077577 | Manna et al. | Apr 2005 | A1 |
Entry |
---|
M-D. Ker, et al., “CMOS On-Chip ESD Protection Design with Substrate-Triggering Technique,” Proceedings of ICECS, vol. 1, 1998, pp. 273-276. |
C. Duvvury et al., “Dynamic Gate Coupling for NMOS for Efficient Output ESD Protection,” Proceedings of IRPS, 1992, pp. 141-150. |
N. K. Verghese and D. Allstot, “Verification of RF and Mixed-Signal Integrated Circuits for Substrate Coupling Effects,” in Proceedings of IEEE Custom Integrated Circuits Conference, 1997, pp. 363-370. |
M. Xu, D. Su, D. Shaeffer, T.Lee, and B. Wooley, “Measuring and Modeling the Effects of Substrate Noise on LNA for a CMOS GPS Receiver,” IEEE Journal of Solid-State Circuits, vol. 36, 2001, pp. 473-485. |
R. Gharpurey, “A Methodology for Measurement and Characterization of Substrate Noise in High Frequency Circuits,” in Proceedings of IEEE Custom Integrated Circuits Conference, 1999, pp. 487-490. |
M. Nagata, J. Nagai, K. Hijikata, T. Morie, and a. Iwata, “Physical Design Guides for Substate Noise Reduction in CMOS Digital Circuits,” IEEE Journal of Solid-State Circuits, vol. 36, No. 3, Mar. 2001, pp. 539-549. |
M.-D. Ker, T-Y. Chen, C-Y. Wu, and H.-H. Chang, “ESD Protection Design on Analog Pin With Very Low Input Capacitance for High-Frequency or Current-Mode Applications,” IEEE Journal of Solid-State Circuits, vol. 35, No. 8, Aug. 2000, pp. 1194-1199. |
M.-D. Ker, “Whole-Chip Esd Protection Design with Efficient VDD-to-VSS ESD Clamp Circuit for Submicron CMOS VLSI,” IEEE Transactions on Electron Devices, vol. 46, No. 1, Jan. 1999 pp. 173-183. |
C. Richier, P. Salome, G. Mabboux, I. Zaza, A. Juge, and P. Mortini, “Investigation on Different ESD Protection Strategies Devoted to 3.3V RF Applications (2 (GHz) in a 0.18um CMOS Process,” in Proceedings of EOS/ESD Symposium, 2000, pp. 251-259. |
T.-Y. Chen and M.-D. Ker, “Design on ESD Protection Circuit with Very Low and Constant Input Capacitance,” in Proceedings of IEEE International Symposium on Quality Electronic Design, 2001, pp. 247-248. |
S. Voldman, et al., “Semiconductor Process and Structural Optimization of Shallow Trench Isolation-Defined and Polysilicon-Bound Source/Drain Diodes for ESD Networks,” in Proceedings of EOS/ESD Symposium, 1998, pp. 151-160. |
M.J. Pelgrom, et al., “A 3/5 V Compatible 1/0 Buffer,” IEEE Journal of Solid-State Circuits, vol. 30, No. 7, Jul. 1995, pp. 823-825. |
G.P. Singh, et al., “High-Voltage-Tolerant I/O Buffers with Low-Voltage CMOS Process,” IEEE Journal of Solid-State Circuits,vol. 34, No. 11, Nov. 1999, pp. 1512-1525. |
H. Sanchez, et al., “A Versatile 3.3/2.5/1.8-V CMOS I/O Driver Built in 02. -um, 3.5-nm Tox, 1.8-V CMOS Technology,” IEEE Journal of Solid-State Circuits, vol. 34 No. 11, Nov. 1999, pp. 1501-1511. |
S. Voldman, et al., “Analysis of Snubber-Clamped Diode-String Mixed Voltage Interface ESD Protection Network for Advanced Microprocessors,” in Proceedings of EOS/ESD Symposium, 1995, pp. 43-61. |
Wolf, S. and Tauber, R.N., “Silicon Processing for the VLSI Era—vol. 1: Process Technology: Second Edition,” Lattice Press, 2000, pp. 829-834. |
Number | Date | Country | |
---|---|---|---|
20110294253 A1 | Dec 2011 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 11618685 | Dec 2006 | US |
Child | 13205017 | US | |
Parent | 11017053 | Dec 2004 | US |
Child | 11618685 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 10702438 | Nov 2003 | US |
Child | 11017053 | US |