Claims
- 1. A stacked gate region of a memory cell comprising:
a tunnel oxide; and a floating gate provided on said tunnel oxide with a wing having a portion directly above said tunnel oxide, said wing having a height larger than a width.
- 2. The stacked gate region of claim 1, wherein said floating gate comprises polysilicon.
- 3. The stacked gate region of claim 1, wherein said wing comprises polysilicon.
- 4. The stacked gate region of claim 1, wherein said wing and said floating gate comprise polysilicon.
- 5. The stacked gate region of claim 1, wherein said wing is substantially co-planar with said floating gate.
- 6. The stacked gate region of claim 1, wherein said wing-is adjacent a sloped side of said floating gate.
- 7. The stacked gate region of claim 1, wherein said at least one wing is comprised of a first polysilicon layer and said floating gate is comprised of a second polysilicon layer, wherein said second polysilicon layer is different than said first polysilicon layer.
- 8. The stacked gate region of claim 1, wherein said floating gate comprises a plurality of floating gates each with a corresponding pair of wings.
- 9. The stacked gate region of claim 1, wherein said height corresponds to a desired capacitive coupling.
- 10. The stacked gate region of claim 1, further comprises a field oxide, wherein said field oxide is co-planar with a surface of said tunnel oxide.
- 11. The stacked gate region of claim 1, further comprises a field oxide, wherein said wing is located adjacent a sloped side of said floating gate, is co-planar with said floating gate layer, and is over a portion of said field oxide.
- 12. The stacked gate region of claim 1, wherein said memory cell comprising:
a substrate, wherein said tunnel oxide is formed over said substrate; a source formed in said substrate; a drain formed in said substrate; at least one trench formed in said substrate; a field oxide region formed in said trench; a dielectric layer formed over said substrate and said floating gate; and a control gate layer formed over said dielectric layer.
- 13. The stacked gate region of claim 1, wherein said memory cell comprises a plurality of memory cells aligned in a plurality of rows and columns, each memory cell further including:
a source formed in a common region with a source of an adjacent memory cell; a drain formed in another common region with a drain of an adjacent memory cell; a field oxide region to electrically isolating adjacent said memory cells; a dielectric layer formed over said floating gate; a control gate layer formed over said dielectric layer, said control gate is associated with a row of said plurality of memory cells, formed integral to a common word line associated with said row; a conductive bit line connected to said drain of each memory cell in a column of said plurality of memory cells; and a common source line connected to said source of each memory cell.
- 14. The stacked gate region of claim 1, wherein said memory cell is included in a memory device.
- 15. The stacked gate region of claim 1, wherein said memory cell is included in a computer system having a processor, a system bus, and a memory device coupled to said system bus, said memory device including one or more of said memory cells.
- 16. A stacked gate region of a memory cell comprising:
a tunnel oxide layer; a floating gate layer with a slopped side provided on said tunnel oxide layer; and a wing with a portion directly above said tunnel oxide layer and provided adjacent said sloped side.
- 17. The stacked gate region of claim 16, wherein said wing is substantially co-planar with said floating gate layer.
- 18. The stacked gate region of claim 16, wherein said field oxide layer is co-planar with a surface of said tunnel oxide layer.
- 19. The stacked gate region of claim 16, wherein said wing has a height larger than a width.
- 20. A stacked gate region of a memory cell comprising:
a tunnel oxide layer; a floating gate layer with a sloped side provided on said tunnel oxide layer; and a wing having a height larger than a width and with a portion directly above said tunnel oxide layer, said wing bring provided adjacent said sloped side.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation of U.S. patent application Ser. No. 10,273,053 filed Oct. 17, 2002, which is a division of U.S. patent application Ser. No. 09/808,484 filed Mar. 14, 2001 (abandoned).
Divisions (1)
|
Number |
Date |
Country |
Parent |
09808484 |
Mar 2001 |
US |
Child |
10273053 |
Oct 2002 |
US |
Continuations (1)
|
Number |
Date |
Country |
Parent |
10273053 |
Oct 2002 |
US |
Child |
10852312 |
May 2004 |
US |