Claims
- 1. A positive feedback amplifier circuit responsive to a clock signal and an I/O signal, said amplifier circuit comprising:
- an I/O terminal receiving said I/O signal;
- a clock receiving terminal receiving said clock signal;
- first and second power source terminals;
- a first MOS transistor whose current path is connected at one end to said first power source terminal and whose gate is connected to said clock receiving terminal;
- a second MOS transistor whose current path is connected between the other end of said first MOS transistor's current path and said second power source terminal and whose gate is connected to said I/O terminal;
- a third MOS transistor whose current path is connected between said first power source terminal and the gate of said second MOS transistor and whose gate is connected to the junction between said first and second MOS transistors; and
- resistive means connected between said first power source terminal and the gate of said third MOS transistor.
- 2. A positive feedback amplifier circuit according to claim 1, wherein said second MOS transistor is of n-channel type and said first and third MOS transistors are of p-channel type.
- 3. A positive feedback amplifier circuit according to claim 1, wherein said amplifier is also responsive to a complementary clock signal which is out-of-phase with said clock signal at said clock receiving terminal, and further comprising a fourth MOS transistor whose current path is connected between said second power source terminal and the gate of said second MOS transistor and whose gate is connected to said complementary clock signal.
- 4. A positive feedback amplifier circuit according to claim 3, wherein said resistive means includes a fifth MOS transistor whose current path is connected between said first power source terminal and the gate of said third MOS transistor, and whose gate is connected to the gate of said second MOS transistor.
- 5. A positive feedback amplifier circuit according to claim 1, wherein said resistive means includes a fourth MOS transistor which has a current path connected between said first power source terminal and the gate of said third MOS transistor and a gate connected to the gate of said second MOS transistor.
Priority Claims (1)
Number |
Date |
Country |
Kind |
54-95526 |
Jul 1979 |
JPX |
|
Parent Case Info
This application is a continuation of Ser. No. 452,127, filed Dec. 22, 1982, now abandoned, which is a division of application Ser. No. 170,687, filed July 21, 1980, now U.S. Pat. No. 4,379,346.
US Referenced Citations (10)
Non-Patent Literature Citations (1)
Entry |
Cranford, "Dynamic Depletion Circuits Upgrade MOS Performance", Electronics, vol. 54, No. 13, 6/30/81, pp. 128-129. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
170687 |
Jul 1980 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
452127 |
Dec 1982 |
|