Jarwala et al., “A New Framework for Analyzing Test Generation and Diagnosis Algothrithms for Wiring Interconnects,” 1989 Int'l Test Conf, 1989 IEEE, Paper 3.3, pp. 63-70. |
de Jong, “Boundary Scan Test Used at Board Level-Moving Towards Reality,” 1990 Int'l Test Conf, 1990 IEEE, Paper 9.2, pp. 235-242. |
Hansen, “Testing Conventional Logic and Memory Clusters Using Boundary Scan Devices as Virtual ATE Channels,” 1989 Int'l Test Conf, 1989 IEEE, Paper 7.1, pp. 166-173. |
Kashiwabara et al., “Permutation Layout With Arbitrary Between-pins Capacities,” 1990 IEEE, pp. 340-343. |
McBean et al., “Bridging Fault Algorithms for a Boundary Scan Board,” pp. 6/1-6/8. |
Cheng et al., “Optimal Diagnostic Methods for Wiring Interconnects,” 1992 IEEE Transactions on a Computer-Aided Design, vol. II, No. 9, Sep. 1992, pp. 1161-1166. |
McBean et al., “Testing Interconnect: A Pin Adjacency Approach,” 1993 IEEE, pp. 484-490. |
Yau et al., “A Unified Theory for Designing Optimal Test Generation and Diagnosis Algorithms for Board Interconnects,” 1989 Int'l Test Conf, 1989 IEEE, Paper 3.4, pp. 71-77. |
Cheng et al., “Diagnosis for Wiring Interconnects,” 1990 Int'l Test Conf., 1990 IEEE, Paper 27.2, pp. 565-571. |
Hassan et al., “Testing and Diagnosis of Interconnects Using Boundary Scan Architecture,” 1988 Int'l Test Conf, 1989 IEEE, Paper 7.1, pp. 126-137. |