Claims
- 1. A power interlock system for preventing corruption of data on a bus by isolating from the bus logic modules which are usually connected thereto comprising
- a plurality of logic modules including interface logic,
- a bus connected to the logic modules for communicating data therebetween,
- power supply means for supplying power to the logic modules,
- voltage monitor means for detecting whether the voltage supplied by the power supply is within a safe power-on range, a safe power-off range, and an unsafe intermediate range,
- the interface logic being responsive to the voltage monitor means for operatively isolating a logic module from the bus to prevent corruption of data on the bus when the voltage supplied to that logic module is in the power-off range or the intermediate range by causing the logic module is present a high impedance to the bus.
- 2. The invention of claim 1 wherein the interface logic further includes means for causing the interface logic to present a low impedance to the bus for operatively connecting a logic module to the bus.
- 3. A power interlock system for preventing corruption of data on a bus by isolating from the bus logic modules which are normally connected thereto comprising
- a plurality of logic modules each including interface logic and voltage monitor means,
- a bus connected to the logic modules for communicating data therebetween, and
- power supply means for supplying power to the logic modules,
- the voltage monitor means for detecting whether the voltage supplied by the power supply is within a safe power-on range, a safe power-off range, or an unsafe intermediate range,
- the interface logic being responsive to the voltage monitor means for operatively isolating a logic module from the bus to prevent corruption of data on the bus when the voltage supplied to that logic module is in the power-off range or the intermediate range by causing the logic module to present a high impedance to the bus.
- 4. A method for preventing corruption of data on a bus in systems wherein a bus interconnects a plurality of logic modules comprising the steps of
- supplying power to the logic modules,
- monitoring the voltage supplied to the logic modules by the power supply to determine whether the voltage is within a safe power on range, a safe power off range, or an unsafe intermediate range, and
- operatively isolating a logic module from the bus when the monitored voltage for that module is in the power off range or the intermediate range before corruption of any data on the bus can occur by causing the logic module to present a high impedance to the bus.
- 5. The method of claim 4 wherein the isolating step includes the step of causing the logic module to present a low impedance to the bus when the monitored voltage is in the power on range and the logic module is transmitting data on the bus.
Parent Case Info
This application is a division of parent application Ser. No. 721,043 filed Sept. 7, 1976 and entitled "Multiprocessor System" and claims the benefit of the filling date of the parent application.
US Referenced Citations (3)
| Number |
Name |
Date |
Kind |
|
3749845 |
Fraser |
Jul 1973 |
|
|
3768074 |
Sharp et al. |
Oct 1973 |
|
|
4087855 |
Bennett et al. |
May 1978 |
|
Divisions (1)
|
Number |
Date |
Country |
| Parent |
721043 |
Sep 1976 |
|