Claims
- 1. A preamplifier comprising:a variable gain amplifier connected to a light receiving element for converting a received light signal to electric current; a variable feedback resistor connected to an input and output of said variable gain amplifier; and a band detection circuit for detecting a signal band amplified by said variable gain amplifier, wherein a band control signal obtained from said band detection circuit controls the band of said variable gain amplifier.
- 2. The preamplifier according to claim 1,wherein said band detection circuit is connected to an output terminal of said variable gain amplifier to detect said amplified signal band directly from said variable gain amplifier output.
- 3. The preamplifier according to claim 1,wherein said band control signal controls said variable feedback resistor value.
- 4. The preamplifier according to claim 1,wherein said band control signal controls a gain of said variable gain amplifier.
- 5. The preamplifier according to claim 1 further comprising:an automatic gain control (AGC) circuit for controlling said variable gain amplifier output to a constant level, wherein said band detection circuit detects said amplified signal band from an output of said AGC circuit.
- 6. The preamplifier according to either one of claims 1 to 5,wherein said band detection circuit includes: a band detector; and a detection signal hold circuit for holding a detection signal obtained from said band detector.
- 7. The preamplifier according to claim 6,wherein said band detector includes: a level generation circuit for outputting two internally divided levels by resistance-dividing a bottom value and a peak value of a band detector input signal; a first comparator for comparing said band detector input signal with an upper level side of said two internally divided levels being output from said level generation circuit; a second comparator for comparing said band detector input signal with a lower level side of said two internally divided levels; a first delay circuit for delaying said second comparator output for a predetermined time; and a comparison circuit for comparing the timing of an output of said first delay circuit with the timing of said first comparator output.
- 8. The preamplifier according to claim 7, further comprising:a second delay circuit for delaying an output of said first delay circuit; and a mask circuit for masking an output of said comparison circuit using an output of said second delay circuit.
- 9. The preamplifier according to claim 8,wherein said comparison circuit includes: a first NAND gate which inputs said first delay circuit output and said first comparator output via a NOT circuit; and a second NAND gate which inputs said first delay circuit output via a NOT circuit and said second comparator output.
- 10. The preamplifier according to claim 9,wherein said mask circuit includes: a first mask circuit having a first NOR gate and an inverter connected to an output side of said first NOR gate, and in said first mask circuit one of the input terminals of said first NOR gate is connected to an output of said second delay circuit, while the other input terminal is connected to an output of said first NAND gate; and a second mask circuit having a second NOR gate, and in said second mask circuit one of the input terminals of said second NOR gate is connected to said second delay circuit output, while the other input terminal is connected to an output of said second NAND gate.
- 11. The preamplifier according to claim 10, further comprising a mask signal generation circuit connected to an output of said second mask circuit,wherein an output of said mask signal generation circuit is connected to the other input terminal of a NAND gate in said second mask circuit.
- 12. The preamplifier according to claim 11,wherein said mask signal generation circuit is constituted by a plurality of delay unit stages each consisting of a delay circuit and two-input OR gates connected to both input and output sides of said delay circuit.
- 13. The preamplifier according to claim 6,wherein said band detector includes: a level generation circuit for outputting two internally divided levels produced by resistance-dividing a bottom envelope value and a peak envelope value of a band detector input signal; a first comparator for comparing said band detector input signal with an upper level side of said two internally divided levels obtained from said level generation circuit; a second comparator for comparing said band detector input signal with a lower level side of said two internally divided levels; a first delay circuit for delaying said second comparator output for a predetermined time; and a comparator for comparing the timing of said first delay circuit output with the timing of said first comparator output.
- 14. The preamplifier according to claim 9,wherein said detection signal hold circuit for holding a detection signal obtained from said band detector includes: a charge pump to which outputs of said first mask circuit and said second mask circuit are input; and a capacitor for charging an output of said charge pump.
- 15. The preamplifier according to claim 9,wherein said detection signal hold circuit for holding a detection signal obtained from said band detector includes: an up-down counter for counting up or down corresponding to outputs of said first mask circuit and said second mask circuit; and a digital-to-analog converter for converting a count value of said up-down counter to an analog signal.
- 16. The preamplifier according to claim 15, further comprising:a non-volatile memory connected between said up-down counter and a transistor in said digital-to-analog converter, and in said non-volatile memory an initial value to be used for adjustment is stored.
- 17. The preamplifier according to claim 1, further comprising a bitrate detector, the output terminal of which is connected to a bitrate signal input terminal of said band detection circuit.
- 18. The preamplifier according to claim 17,wherein said bitrate detector detects a bitrate of said variable gain amplifier output.
- 19. The preamplifier according to claim 7 further comprising a bitrate detector, the output terminal of which is connected to a delay amount control terminal of said first delay circuit in said band detection circuit.
Parent Case Info
This application is a continuation of international application No. PCT/JP00/01358, filed Mar. 6, 2000.
US Referenced Citations (2)
| Number |
Name |
Date |
Kind |
|
4714828 |
Bacou et al. |
Dec 1987 |
A |
|
6396351 |
Buescher et al. |
May 2002 |
B1 |
Foreign Referenced Citations (4)
| Number |
Date |
Country |
| 0 828 357 |
Mar 1998 |
EP |
| 63-073723 |
Apr 1988 |
JP |
| 01-117512 |
May 1989 |
JP |
| 0167597 |
Mar 2000 |
WO |
Non-Patent Literature Citations (1)
| Entry |
| Taylor et al. A ZpA/5Hz 622Mb/s GaAs MESFET Transimpedance Amplifier, Solid State Circuits Conference 1994 41st ISSCC Feb. 16-18, 1994 pp. 254-255. |
Continuations (1)
|
Number |
Date |
Country |
| Parent |
PCT/JP00/01358 |
Mar 2000 |
US |
| Child |
10/234872 |
|
US |