Claims
- 1. A precision high-frequency capacitor comprising:
a heavily-doped semiconductor substrate having first and second principal surfaces; a dielectric layer formed on the first principal surface of the substrate; a main electrode layer formed on the dielectric layer; a conductive layer formed on the second principal surface of the substrate; a via extending through the substrate, the via containing a conductive material; a second electrode layer formed over the first principal surface of the substrate, the second electrode being electrically connected to the conductive layer by means of the conductive material in the via.
- 2. The capacitor of claim 1 wherein the doping concentration of the semiconductor substrate is greater than 1×1019 cm−3.
- 3. The capacitor of claim 1 wherein the thickness of the semiconductor substrate is less than 200 microns.
- 4. The capacitor of claim 1 wherein the dielectric layer comprises an oxide.
- 5. The capacitor of claim 1 wherein the thickness of the dielectric layer is greater than or equal to 0.005 micron.
- 6. The capacitor of claim 1 further comprising a passivation layer overlying the first and second electrodes, a first opening being formed in the passivation layer over the first electrode and a second opening being formed in the passivation over the second electrode.
- 7. The capacitor of claim 6 comprising a first metal ball in the first opening and a second metal ball in the second opening, the first metal ball being electrically connected to the main electrode layer, the second metal ball being electrically connected to the second electrode layer.
- 8. An ESD-protected capacitor arrangement comprising the capacitor of claim 1 in combination with a pair of oppositely-directed diodes, the oppositely-directed diodes being connected in parallel with the capacitor and being formed in the substrate.
- 9. The ESD-protected capacitor arrangement of claim 8 wherein the substrate is doped with material of a first conductivity type and the pair of diodes comprise:
a first region of the first conductivity type in electrical contact with the main electrode layer; and a second region of a second conductivity type adjacent to the first region and forming a first PN junction with the first region.
- 10. The ESD-protected capacitor arrangement of claim 9 comprising a third region the first conductivity type adjacent to the second region and forming a second PN junction with the second region.
- 11. A precision high-frequency capacitor comprising:
a heavily-doped semiconductor substrate having first and second principal surfaces; a first dielectric layer portion formed on the first principal surface of the substrate; a first electrode layer formed on the first dielectric layer portion and electrically insulated from the substrate; a second dielectric layer portion formed the first principal surface of the substrate; and a second electrode layer formed on the second dielectric layer portion, the second electrode layer being electrically insulated from the substrate and the first electrode layer.
- 12. The capacitor of claim 11 wherein the doping concentration of the semiconductor substrate is greater than 1×1019 cm−3.
- 13. The capacitor of claim 11 wherein the dielectric layer portions comprise an oxide.
- 14. The capacitor of claim 11 wherein the thickness of the dielectric layer portions is greater than or equal to 0.005 micron.
- 15. The capacitor of claim 11 further comprising a passivation layer overlying the first and second electrodes, a first opening being formed in the passivation layer over the first electrode and a second opening being formed in the passivation layer over the second electrode.
- 16. The capacitor of claim 15 comprising a first metal ball in the first opening and a second metal ball in the second opening, the first metal ball being electrically connected to the main electrode layer, the second metal ball being electrically connected to the second electrode layer.
- 17. The capacitor of claim 11 comprising a trench in the substrate beneath the first dielectric layer portion, the first dielectric layer portion extending along the walls of the trench, the trench containing a conductive material, the conductive material being in electrical contact with the first electrode.
- 18. The capacitor of claim 17 wherein the dielectric layer portions comprise an oxide.
- 19. The capacitor of claim 17 wherein the conductive material comprises polysilicon.
- 20. The capacitor of claim 17 further comprising a passivation layer overlying the first and second electrodes, a first opening being formed in the passivation layer over the first electrode and a second opening being formed in the passivation layer over the second electrode.
- 21. The capacitor of claim 20 comprising a first metal ball in the first opening and a second metal ball in the second opening, the first metal ball being electrically connected to the main electrode layer, the second metal ball being electrically connected to the second electrode layer.
- 22. The capacitor of claim 11 wherein the first electrode layer comprises a first plurality of fingers and the second electrode layer comprises a second plurality of the fingers, the first and second pluralities of fingers being interdigitated.
- 23. The capacitor of claim 22 wherein the first plurality of fingers extend from a first palm portion of the first electrode layer portion, the first dielectric layer portion being thinner under the first plurality of fingers than under the first palm portion.
- 24. The capacitor of claim 23 wherein the second plurality of fingers extend from a second palm portion of the second electrode layer portion, the second dielectric layer portion being thinner under the second plurality of fingers than under the second palm portion.
- 25. A precision high-frequency capacitor comprising:
a heavily-doped semiconductor substrate having first and second principal surfaces; a dielectric layer formed on the first principal surface of the substrate; a first electrode layer formed on the dielectric layer and electrically insulated from the substrate; and a second electrode layer formed on the first principal surface of the substrate, the second electrode layer being in electrical contact with the substrate.
- 26. The capacitor of claim 25 further comprising a passivation layer overlying the first and second electrodes, a first opening being formed in the passivation layer over the first electrode and a second opening being formed in the passivation layer over the second electrode.
- 27. The capacitor of claim 26 comprising a first metal ball in the first opening and a second metal ball in the second opening, the first metal ball being electrically connected to the main electrode layer, the second metal ball being electrically connected to the second electrode layer.
- 28. The capacitor of claim 25 wherein the first electrode layer comprises a first plurality of fingers and the second electrode layer comprises a second plurality of the fingers, the first and second pluralities of fingers being interdigitated.
- 29. The capacitor of claim 28 wherein the first plurality of fingers extend from a first palm portion of the first electrode layer portion, the first dielectric layer portion being thinner under the first plurality of fingers than under the first palm portion.
- 30. A method of fabricating a capacitor in a semiconductor substrate having first and second principal surfaces, comprising:
forming a dielectric layer on the first principal surface of the substrate; forming a conductive layer on the second principal surface of the substrate; cutting a via through the substrate from the first principal surface to the conductive layer; depositing a conductive material into the via; forming an electrode layer over the first surface of the substrate; and patterning the electrode layer to form first and second portions, the first portion being insulated from the substrate by the dielectric layer, the second portion being in electrical contact with the conductive material in the via.
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This invention is related to application Ser. No. 09/545,287 by Kasem et al., filed Apr. 7, 2000, entitled “Vertical Structure And Process For Semiconductor Wafer-Level Chip Scale Packages”, which is incorporated herein by reference in its entirety.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09661483 |
Sep 2000 |
US |
Child |
10208121 |
Jul 2002 |
US |