This invention relates to CMOS devices, and more specifically, to a technique of achieving elimination of the parasitic MOS channel present in thin film CMOS devices configured in the source, or what is called the source follower, configuration. Also disclosed is a methodology of performing a deep N implant in order to effectuate the inventive structure. Although most applicable in PMOS devices, the invention may also be utilized in the NMOS configuration.
In source follower mode, sometimes called source high mode, the source 101 is biased with a voltage that is typically higher than the voltage at which substrate 107 is kept. This voltage difference could be over two hundred volts in typical applications. In thin film devices where the SOI layer 104 may be only slightly more than a micron thick, this voltage difference may be sufficient to induce an unwanted depletion region at or near the MOS junction 105. As shown therefore in
To date, there exists no known solution for stopping this leakage current when thin film SOI devices are utilized in the source follower configuration. Prior solutions all involve use of a much thicker SOI layer 104, rather than thin film devices. These prior devices have such a thick SOI layer that the depletion region resulting in the parasitic MOS channel 110 does not occur. However, in thin film applications the region 110 acts as a second current path in addition to the normal gate region.
There exists a need in the art for a technique of eliminating this parasitic channel 110 in source follower configurations with thin film SOI devices.
In complimentary arrangements, (i.e. using NMOS devices in which the source is biased much lower than the substrate) a similar problem may exist.
In the preferred embodiment, the implantation of the deep N layer 201 should be accomplished using a doubly ionized implant of 31 P++ and a 200 KeV implant machine. This gives 400 KeV implant energy, without the need for a high energy implant machine.
It is also noted that while the deep N layer is shown below the source region 101 in
While the device has principal application in source high PMOS configurations, the complimentary device may be implemented in NMOS as well. Such an MMOS device would involve the P implant below the source or drain in similar concentration to those already described, and would be applicable in arrangements where the bias configuration of the device is the reverse of what has been described herein with respect to PMOS devices.
It is noted that while the above describes the preferred embodiment of implementing the invention, various modifications and additions will be apparent for those that are skilled in the art. Such modifications are intended to be covered by the claims appended hereto.)
This application claims the benefit of U.S. provisional application Ser. No. 60/477,542 filed 11 Jun. 2003, which is incorporated herein whole by reference.
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/IB2004/001851 | 6/8/2004 | WO | 00 | 12/12/2005 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2004/109810 | 12/16/2005 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
5359219 | Hwang | Oct 1994 | A |
5864161 | Mitani et al. | Jan 1999 | A |
5982002 | Takasu et al. | Nov 1999 | A |
6255704 | Iwata et al. | Jul 2001 | B1 |
6339244 | Krivokapic | Jan 2002 | B1 |
6545318 | Kunikiyo | Apr 2003 | B1 |
6605843 | Krivokapic et al. | Aug 2003 | B1 |
Number | Date | Country |
---|---|---|
0 373 893 | Jun 1990 | EP |
0 497 126 | Aug 1992 | EP |
0 574 137 | Dec 1993 | EP |
1 229 576 | Aug 2002 | EP |
Number | Date | Country | |
---|---|---|---|
20060145256 A1 | Jul 2006 | US |
Number | Date | Country | |
---|---|---|---|
60477542 | Jun 2003 | US |