The present invention relates to compliant probes and, more particularly, to integration of an array of compliant probes into a substrate to connect an array of pads between two circuit boards or electronic assemblies. The substrate enhances the electrical performance of the array of probes.
Interconnecting of two separate boards or components has been accomplished by an array of spring test probes installed into receptacles. The probes are press fit into a matrix of holes drilled in a block. The block is mounted to one circuit board with the probes perpendicular to the surface of the board to mate with a device under test or another circuit board to perform functional testing, parametric testing or burn-in testing, for example.
Difficulty in installing the probes in the substrate block and accurate location of the retaining holes increases the cost of producing the block of probes. The blocks are not readily adaptable for more complex applications such as testing with active or passive components coupled to the spring probes. Additionally, the block must fit the application and is therefore not adaptable for other applications not having the same probe pattern or probe number.
A probe array wafer is provided which includes compliant probes mounted on the edges of an insulating substrate to electrically isolate the probes. The probes are pressed into grooves or slots in the insulating substrate or mounted to the surface of the substrate. For a single layer substrate, pairs of axially aligned probes may be electrically connected together to provide a pass through power connection from the test equipment to the device under test, for example. Likewise, pairs of axially aligned probes may be electrically connected together to provide a ground connection from the test equipment to the device under test. In addition to enabling high quality power distribution, such arrays of probes can also provide high bandwidth signal connections by using controlled impedance circuit board traces between opposing spring probes.
Detailed embodiments of the invention are disclosed herein, however, it is to be understood that the disclosed embodiments are merely exemplary of the invention which may be embodied in various forms. Therefore, specific structural and functional details disclosed herein are not to be interpreted as limiting, but rather merely as a basis for teaching one skilled in the art to variously employ the present invention in any appropriately detailed form, and as a basis for the claims.
Referring to
All probes 22 are generally coplanar and may be combined in various numbers according to the particular application and DUT. As shown, probes 22 are conventional single-ended compliant probes with a plunger 32 and a barrel 34. A conductive film, solder or plate 36 may be applied around a groove 26 to provide electrical contact all along the barrel 34. An insulating gap provides isolation of a probe from the surface metallization 36 that may connect to other probes.
Referring to
Referring to
Caps 42 and 44 may include alignment grooves or slots (not shown) which are adapted to receive the probe array wafers 20. Caps 42 and 44 may also include spaced-apart apertures 52 which are in axial alignment with probes 22. When the probe array wafer 20 is inserted into cap 44, for example, the plungers 32 of each of the probes 22 extend through the apertures 52 and the free ends of barrels 34 fit snugly within the apertures 52. The caps 42 and 44 keep the probe array wafers 20 aligned within the housing 40.
One, two or more blocks of probe array wafers 20 may be assembled together within housing 40 and held in place by end caps 42 and 44. The housing may then be mounted in an automatic test device for various test applications.
As illustrated in
For a multilayer substrate 66, the loop inductance may be minimized by spacing the conductive power and ground planes as close together as possible, separated by a thin insulating layer. For a power distribution system of a digital circuit, capacitive decoupling may be accomplished by utilizing one or more surface mount decoupling capacitors sized to reduce noise in the PDS and achieve signal integrity. At low frequencies, a high capacitance applied across the power source will reduce the noise. At higher frequencies, decoupling is more effective with reduced parasitic inductance rather than high capacitance by using low inductance capacitors connected in parallel to achieve the desired decoupling capacitance.
Other electronic devices 38 may be integrated on a multi-layer substrate alone with probes 22. Such electronic devices 38 may include passive components 54 such as resistors 56, capacitors 58 or inductors 60 to provide linear analog filtering, for example. Active filters 62 may be included using a combination of passive and active components such as operational amplifiers. Digital filtering may be implemented using general purpose microprocessors 64 or digital signal processors. Additional functionality may be implemented with use of microprocessors and DSPs. The electronic device 38 may be surface mounted on the substrate using manufacturing techniques known in the art.
It is to be understood that while certain forms of this invention have been illustrated and described, is it not limited thereto except insofar as such limitations are included in the following claims.
Number | Name | Date | Kind |
---|---|---|---|
4352061 | Matrone | Sep 1982 | A |
4506215 | Coughlin | Mar 1985 | A |
4780670 | Cherry | Oct 1988 | A |
4833402 | Boegh-Petersen | May 1989 | A |
4862075 | Choi et al. | Aug 1989 | A |
4931726 | Kasukabe et al. | Jun 1990 | A |
4993968 | Guletsky et al. | Feb 1991 | A |
4993969 | Cabourne | Feb 1991 | A |
5134363 | Lang-Dahlke | Jul 1992 | A |
5160269 | Fox, Jr. et al. | Nov 1992 | A |
5276395 | Malloy | Jan 1994 | A |
5639385 | McCormick | Jun 1997 | A |
5818248 | St. Onge | Oct 1998 | A |
6359452 | Mozzetta | Mar 2002 | B1 |
6570399 | Yeghiayan et al. | May 2003 | B2 |
20020011860 | Hamren | Jan 2002 | A1 |
20040022042 | Mok et al. | Feb 2004 | A1 |
20040043653 | Feldman | Mar 2004 | A1 |
20040115994 | Wulff et al. | Jun 2004 | A1 |
Number | Date | Country | |
---|---|---|---|
20080068034 A1 | Mar 2008 | US |