C. L. Forgy, "OPS5 User's Manual," Carnegie-Mellon University (Jul., 1981). |
H. Brown et al., "Palladio: An Exploratory Environment for Circuit Design," Computer, vol. 16, No. 12, pp. 41-56 (Dec. 1983). |
Saito et al., "A CAD System for Logic Design Based on Frames and Demons," Fujitsu Scientific and Technical Journal, vol. 18, No. 3, pp. 437-451 (Sep., 1982). |
Darringer et al., "Logic Synthesis Through Local Transformations," IBM Res. Develop., vol. 25, No. 4, pp. 272-280 (Jul., 1991). |
"Artificial Intelligence in Computer Aided Design" by Shi Jiaoying et al., Computers in industry, Elseivier Science Publishers B.V. (North-Holland), 1987, pp. 277-282. |
"Diverse design tools break into logic-synthesis arena", Computer Design, Oct. 15, 1987, pp. 20-21. |
"Incremented Logic Synthesis Through Gate Logic Structure Identification" by T. Shinsha et al., 23rd Design Automation Conf., IEEE 1986, pp. 391-397. |
Randy H. Katz, `Managing the Chip Design Database`, IEEE Computer, vol. 16, No. 12, Dec. 1983, pp. 26-35. |
"Quality of Designs from an automatic Logic generation (ALERT)", Friedman et al., 7th DA Conference 1970, pp. 71-89. |
"LORES-Logic Reorganization System", Nakamura et al., 15th DA Conference 1978, pp. 250-260. |
"A New Look at Logic Synthesis", Darringer et al., 17th DA Conference 1980, pp. 543-549. |
"Methods Used in an Automatic Logic Design Generator (ALERT)", Friedman et al., IEEE-Computer, vol. C-18, No. 7, Jul. 1969, pp. 593-610. |
D. L. Dietmeyer, "Logic Design of Digital Systems", Allynt Bacon, Boston, 1978, pp. 156-238. |
Daniel et al., "CAD Systems for IC Design", IEEE, Computer-Aided Design of Integrated Circuits and Systems, vol. CAD-1, No. 1, Jan. 1982, pp. 2-11. |
Trimberger, "Automating Chip Layout", IEEE, Spectrum, vol. 19, No. 6, Jun. 1982, pp. 38-45. |
Franco et al., "The Cell Design System", IEEE, 18th Design Automation Conference, paper 12.4, 1981, pp. 240-247. |
Kessler et al., "Standard Cell VLSI Design: A Tutorial", IEEE Circuit and Devices Magazine, Jan. 1985, pp. 17-34. |