Claims
- 1. A process for fabricating an integrated circuit including at least one antifuse and an ESD protection cell for protecting said at least one antifuse from ESD damage during fabrication of said integrated circuit, said process comprising the steps of:
- forming a deep valley topology in a region where it is desired to place said ESD protection cell;
- forming an ESD protection cell lower electrode over said deep valley topology;
- forming a lower electrode for said at least one antifuse away from said deep valley topology;
- depositing an interlayer dielectric layer over said ESD protection cell lower electrode and said lower electrode for said at least one antifuse so that a minimum thickness of said interlayer dielectric layer in a region above said ESD protection cell lower electrode is thicker than a minimum thickness of said interlayer dielectric layer in a region above said lower electrode for said at least one antifuse;
- opening (i) an ESD protection cell opening having a first areal size and (ii) an antifuse cell opening having substantially said first areal size through said interlayer dielectric layer so as to expose, respectively, (i) said ESD protection cell lower electrode and (ii) said lower electrode of said at least one antifuse; and
- depositing an antifuse material layer over said interlayer dielectric layer, into said ESD protection cell opening and into said antifuse cell opening so as to overlie said ESD protection cell lower electrode and said lower electrode of said at least one antifuse.
- 2. A process for fabricating an integrated circuit including at least one antifuse and an ESD protection cell for protecting said at least one antifuse from ESD damage during fabrication of said integrated circuit, said process comprising the steps of:
- forming a first interlayer dielectric layer having a first cell opening therein where it is desired to place said ESD protection cell;
- forming an ESD protection cell lower electrode in said first cell opening which extends down into said first cell opening;
- forming a lower electrode for said at least one antifuse away from said first cell opening;
- depositing a second interlayer dielectric layer over said ESD protection cell lower electrode and said lower electrode for said at least one antifuse;
- opening (i) an ESD protection cell opening having a first areal size through said second interlayer dielectric layer and below to conform to an upper surface of said ESD protection cell lower electrode and (ii) an antifuse cell opening having substantially said first areal size through said second interlayer dielectric layer so as to expose, respectively, (i) said ESD protection cell lower electrode and (ii) said lower electrode of said at least one antifuse; and
- depositing an antifuse material layer over said second interlayer dielectric layer, into said ESD protection cell opening and into said antifuse cell opening so as to overlie said ESD protection cell lower electrode and said lower electrode of said at least one antifuse.
CROSS-REFERENCE TO RELATED APPLICATION
This application is a divisional of U.S. patent application Ser. No. 08/425,094 filed Apr. 18, 1995 now U.S. Pat. No. 5,629,227 in the name of inventor Wenn-Jei Chen and entitled "Process ESD Protection Devices for Use with Antifuses", which is, in turn, a divisional of U.S. patent application Ser. No. 08/290,029 filed Aug. 12, 1994 now U.S. Pat. No. 5,498,895 in the name of inventor Wenn-Jei Chen and entitled "Process ESD Protection Devices for Use with Antifuses", which is, in turn, a continuation-in-part of U.S. patent application Ser. No. 08/277,673 filed Jul. 19, 1994, now U.S. Pat. No. 5,519,248 in the names of inventors Yeouchung Yen, Wenn-Jei Chen, Steve S. Chiang and Abdul R. Forouhi and entitled "Circuits for ESD Protection of Metal-to-Metal Antifuses During Processing" and assigned to Actel Corporation which is a continuation of U.S. patent application Ser. No. 08/087,942 filed Jul. 7, 1993 in the name of inventors Yeouchung Yen, Wenn-Jei Chen, Steve S. Chiang and Abdul R. Forouhi and entitled "Circuits for ESD Protection of Metal-to-Metal Antifuses During Processing", now U.S. Pat. No. 5,369,054.
US Referenced Citations (58)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0 387 887 |
Mar 1990 |
EPX |
Divisions (2)
|
Number |
Date |
Country |
Parent |
425094 |
Apr 1995 |
|
Parent |
290029 |
Aug 1994 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
087942 |
Jul 1993 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
277673 |
Jul 1994 |
|