Claims
- 1. A process for fabricating a thin film transistor, the process comprising the steps of forming a multi-layer body on a substrate, the multi-layer body including a semiconductor layer, a gate insulating layer and a lower thin layer, patterning the multi-layer body into islands, thereby removing the other portions of the multi-layer body, forming an insulating layer on the sides of the island-patterned multi-layered portion by etching at a selective ratio between the constituents of the insulating layer and the lower thin layer, forming an upper thin layer, and etching the upper and lower thin layers into upper and lower gate electrodes by use of the same resist pattern.
- 2. A process as defined in claim 1, wherein the formation of the multi-layer body is conducted in a vacuum or inert-gas filled space, thereby preventing the multi-layer body from being exposed to the atmosphere.
- 3. A process as defined in claim 1, wherein the multi-layered portion is etched with a reactive ion-etchant so as to make the sides of the island perpendicular to the substrate.
- 4. A process as defined in claim 1, wherein the insulating layer on the sides of the island is made of Si.sub.3 N.sub.4.
- 5. A process as defined in claim 1, wherein the gate electrode layer is made of metal.
- 6. A process as defined in claim 1, wherein the insulating layer on the sides of the island is made of SiO.sub.2.
- 7. A process as defined in claim 1, wherein the gate electrode layer is made of poly-crystalline silicon.
- 8. A process for fabricating a thin film transistor, the process comprising the steps of preparing a substrate having a first insulating layer on a surface, forming a multi-layer body on the insulating layer of the substrate, the multi-layer body including a semiconductor layer, a gate insulating layer and a lower thin layer, patterning the multi-layer body into islands, thereby removing the other portions of the multi-layer body than the island, forming a second insulating layer on the sides of the island, forming an upper thin layer, and etching the upper and lower thin layers into gate electrodes by use of the same resist pattern.
- 9. A process as defined in claim 8, wherein the formation of the multi-layer body is conducted in a vacuum or inert-gas filled space, thereby preventing the multi-layer body from being exposed to the atmosphere.
- 10. A process as defined in claim 8, wherein the first and the second insulating layers of the substrate are made of different materials.
- 11. A process as defined in claim 8, wherein the second insulating layer on both sides of the island is formed by overlaying it on the whole surface of the substrate, and removing other than a portion on both sides of the island by anisotropic etching.
- 12. A process as defined in claim 11, wherein the anisotropic etching is a plasma etching, and wherein the spectroscopic characteristics of the plasma applied to the second insulating layer is detected throughout the etching process so as to detect a change in the spectroscopic characteristics occurring when the first insulating layer is exposed, thereby controlling the period of time over which the plasma etching is applied to the second insulating layer.
- 13. A process as defined in claim 8, wherein the insulating layer on the sides of the island is made of Si.sub.3 N.sub.4.
- 14. A process as defined in claim 8, wherein the insulating layer on the sides of the island is made of SiO.sub.2.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2-129973 |
May 1990 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 07/700,796, filed May 15, 1991, now abandoned.
US Referenced Citations (5)
Foreign Referenced Citations (3)
Number |
Date |
Country |
58-102560 |
|
JPX |
0116627 |
Sep 1981 |
JPX |
0220820 |
Sep 1989 |
JPX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
700796 |
May 1991 |
|