T. Nishihara, et al., "A 0.5 Micron Isolation Technology Using Advanced Poly Silicon Pad LOCOS (APPL)", IEEE-IEDM, 1988, 100-102. |
H. Mikoshiba, et al., "A Novel CMOS Process Utilizing After-Gate-Implantation Process" pp. 41-42, VLSI Symp. 1986, San Diego, Calif. |
R. Eklund, et al. "A 0.5 Micron BiCMOS Technology for Logic and 4Mbit-class SRAM's" IEEE-IEDM, 1989, 425-428. |
K. Sunouchi, et al., "A Surrounding Gate Transitor (SGT) Cell for 64/256Mbit DRAMs" IEEE-IEDM, 1989, 23-26. |
P. A. van der Plas, et al., "Field Isolation Process for Submicron CMOS", 19-20 1987 VLSI Symp., Karuizawa, Japan. |
M. Seirodski, MeV Ion Implant Applications presentation--Genus General Ionex, Feb. 24, 1989. |
K. Kanba, et al., "A 7 Mask CMOS Technology Utilizing Liquid Phase Selective Oxide Deposition" IEEE-IEDM, 1991, 637-640. |
L. C. Parrillo, et al., "Twin-Tub CMOS II-An Advanced VLSI Technology" IEEE-IEDM, 1982, 706-709. |
J. Hayden, et al., "A High-Performance Sub-Half Micron CMOS Technology For Fast SRAMS" IEEE-IEDM, 1989, 417-420. |