Claims
- 1. A method for providing a polysilicon electrode in a trench having a bottom and two sidewalls, said polysilicon electrode being in the form of an inverted T, comprising:
- (a) depositing a first polysilicon layer in said trench, and then planarizing and etching back said first polysilicon layer to provide a base of said electrode, said base filling a lower portion of said trench;
- (b) providing an oxide layer on top of said base;
- (c) depositing silicon rich nitride on both sidewalls of said trench;
- (d) etching away an exposed center portion of said oxide layer on said base; and
- (e) depositing a second polysilicon layer on top of said base of said electrode.
CROSS REFERENCE TO RELATED APPLICATIONS
This is a division of prior application, Ser. No. 07/930,797, filed Sep. 21, 1992, now U.S. Pat. No. 5,399,516 which is a divisional of U.S. application Ser. No. 07/849,913, filed Mar. 12, 1992, now U.S. Pat. No. 5,196,722.
US Referenced Citations (9)
Foreign Referenced Citations (6)
Number |
Date |
Country |
0177816 |
Apr 1986 |
EPX |
0463389 |
Jan 1992 |
EPX |
63-186663 |
Jan 1988 |
JPX |
63-107061A |
May 1988 |
JPX |
63-15974 |
Jan 1989 |
JPX |
02-094564 |
Jun 1990 |
JPX |
Non-Patent Literature Citations (1)
Entry |
"A 4M Bit NVRAM Technology Using a Novel Stacked Capacitor On Selectively Self-Aligned Flotox Cell Structure" I.E.D.M. 90. 931-933 (1990). |
Divisions (2)
|
Number |
Date |
Country |
Parent |
930797 |
Sep 1992 |
|
Parent |
849913 |
Mar 1992 |
|